M55800A Atmel Corporation, M55800A Datasheet - Page 168

no-image

M55800A

Manufacturer Part Number
M55800A
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of M55800A

Flash (kbytes)
0 Kbytes
Pin Count
176
Max. Operating Frequency
33 MHz
Cpu
ARM7TDMI
Hardware Qtouch Acquisition
No
Max I/o Pins
58
Ext Interrupts
58
Usb Speed
No
Usb Interface
No
Spi
1
Uart
3
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
72
Resistive Touch Screen
No
Dac Channels
1
Dac Resolution (bits)
10
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
8
Self Program Memory
NO
External Bus Interface
1
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.3/5.0
Fpu
No
Mpu / Mmu
no / no
Timers
6
Output Compare Channels
6
Input Capture Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
No
19.3
19.3.1
19.3.2
19.3.3
168
Capture Operating Mode
AT91M5880A
Capture Registers A and B (RA and RB)
Trigger Conditions
Status Register
This mode is entered by clearing the WAVE parameter in TC_CMR (Channel Mode Register).
Capture Mode allows the TC Channel to perform measurements such as pulse timing, fre-
quency, period, duty cycle and phase on TIOA and TIOB signals which are considered as input.
Figure 19-4 shows the configuration of the TC Channel when programmed in Capture Mode.
Registers A and B are used as capture registers. This means that they can be loaded with the
counter value when a programmable event occurs on the signal TIOA.
The parameter LDRA in TC_CMR defines the TIOA edge for the loading of register A, and the
parameter LDRB defines the TIOA edge for the loading of Register B.
RA is loaded only if it has not been loaded since the last trigger or if RB has been loaded since
the last loading of RA.
RB is loaded only if RA has been loaded since the last trigger or the last loading of RB.
Loading RA or RB before the read of the last value loaded sets the Overrun Error Flag (LOVRS)
in TC_SR (Status Register). In this case, the old value is overwritten.
In addition to the SYNC signal, the software trigger and the RC compare trigger, an external trig-
ger can be defined.
Bit ABETRG in TC_CMR selects input signal TIOA or TIOB as an external trigger. Parameter
ETRGEDG defines the edge (rising, falling or both) detected to generate an external trigger. If
ETRGEDG = 0 (none), the external trigger is disabled.
The following bits in the status register are significant in Capture Operating Mode:
• CPCS: RC Compare Status
• COVFS: Counter Overflow Status
• LOVRS: Load Overrun Status
• LDRAS: Load RA Status
• LDRBS: Load RB Status
• ETRGS: External Trigger Status
There has been an RC Compare match at least once since the last read of the status
The counter has attempted to count past $FFFF since the last read of the status
RA or RB has been loaded at least twice without any read of the corresponding register,
since the last read of the status
RA has been loaded at least once without any read, since the last read of the status
RB has been loaded at least once without any read, since the last read of the status
An external trigger on TIOA or TIOB has been detected since the last read of the status
1745F–ATARM–06-Sep-07

Related parts for M55800A