sc9s08mz16 Freescale Semiconductor, Inc, sc9s08mz16 Datasheet - Page 206

no-image

sc9s08mz16

Manufacturer Part Number
sc9s08mz16
Description
Hcs08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Analog-to-Digital Converter (S08ADC10V1)
206
ADLSMP
ADICLK
ADLPC
MODE
Field
ADIV
6:5
3:2
1:0
7
4
Reset:
W
R
Low Power Configuration — ADLPC controls the speed and power configuration of the successive
approximation converter. This is used to optimize power consumption when higher sample rates are not required.
0 High speed configuration
1 Low power configuration: {FC31}The power is reduced at the expense of maximum clock speed.
Clock Divide Select — ADIV select the divide ratio used by the ADC to generate the internal clock ADCK.
Table 11-6
Long Sample Time Configuration — ADLSMP selects between long and short sample time. This adjusts the
sample period to allow higher impedance inputs to be accurately sampled or to maximize conversion speed for
lower impedance inputs. Longer sample times can also be used to lower overall power consumption when
continuous conversions are enabled if high conversion rates are not required.
0 Short sample time
1 Long sample time
Conversion Mode Selection — MODE bits are used to select between 10- or 8-bit operation. See
Input Clock Select — ADICLK bits select the input clock source to generate the internal clock ADCK. See
Table
ADLPC
11-8.
7
0
shows the available clock configurations.
MODE
ADIV
00
01
10
11
00
01
10
11
Table 11-5. ADCCFG Register Field Descriptions
0
Figure 11-10. Configuration Register (ADCCFG)
6
ADIV
8-bit conversion (N=8)
Reserved
10-bit conversion (N=10)
Reserved
SC9S08MZ16 MCU Data Sheet, Rev. 1
Table 11-6. Clock Divide Select
Table 11-7. Conversion Modes
0
5
Divide Ratio
1
2
4
8
ADLSMP
0
4
Mode Description
Description
0
3
MODE
Input clock ÷ 2
Input clock ÷ 4
Input clock ÷ 8
Clock Rate
Input clock
0
2
Freescale Semiconductor
0
1
ADICLK
Table
0
0
11-7.

Related parts for sc9s08mz16