sc9s08mz16 Freescale Semiconductor, Inc, sc9s08mz16 Datasheet - Page 53

no-image

sc9s08mz16

Manufacturer Part Number
sc9s08mz16
Description
Hcs08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
reset. There is also an 8-byte comparison key in flash memory. Refer to
absolute address assignments for all flash registers. This section refers to registers and control bits only by
their names. A Freescale-provided equate or header file normally is used to translate these names into the
appropriate absolute addresses.
4.6.1
Bit 7 of this register is a read-only status flag. Bits 6 through 0 may be read at any time but can be written
only one time. Before any erase or programming operations are possible, write to this register to set the
frequency of the clock for the nonvolatile memory system within acceptable limits.
Table 4-7
Freescale Semiconductor
Reset
PRDIV8
DIV[5:0]
DIVLD
Field
5:0
7
6
W
R
shows the appropriate values for PRDIV8 and DIV5:DIV0 for selected bus frequencies.
DIVLD
Flash Clock Divider Register (FCDIV)
Divisor Loaded Status Flag — When set, this read-only status flag indicates that the FCDIV register has been
written since reset. Reset clears this bit and the first write to this register causes this bit to become set regardless
of the data written.
0 FCDIV has not been written since reset; erase and program operations disabled for flash.
1 FCDIV has been written since reset; erase and program operations enabled for flash.
Prescale (Divide) Flash Clock by 8
0 Clock input to the flash clock divider is the bus rate clock.
1 Clock input to the flash clock divider is the bus rate clock divided by 8.
Divisor for Flash Clock Divider — The flash clock divider divides the bus rate clock (or the bus rate clock
divided by 8 if PRDIV8 = 1) by the value in the 6-bit DIV5:DIV0 field plus one. The resulting frequency of the
internal flash clock must fall within the range of 200 kHz to 150 kHz for proper flash operations. Program/Erase
timing pulses are one cycle of this internal flash clock which corresponds to a range of 5 μs to 6.7 μs. The
automated programming logic uses an integer number of these pulses to complete an erase or program
operation. See
0
7
= Unimplemented or Reserved
PRDIV8
if PRDIV8 = 1 — f
Equation
if PRDIV8 = 0 — f
0
6
Figure 4-5. Flash Clock Divider Register (FCDIV)
Table 4-6. FCDIV Register Field Descriptions
SC9S08MZ16 MCU Data Sheet, Rev. 0 Draft C
4-1,
DIV5
Equation
0
5
FCLK
FCLK
4-2, and
= f
= f
Bus
DIV4
Bus
0
4
÷ (8 × ([DIV5:DIV0] + 1))
Table
Description
÷ ([DIV5:DIV0] + 1)
4-6.
DIV3
3
0
Table 4-3
DIV2
0
2
and
DIV1
Table 4-4
0
1
Chapter 4 Memory
for the
Eqn. 4-1
Eqn. 4-2
DIV0
0
0
53

Related parts for sc9s08mz16