LAN9303MI-AKZE Standard Microsystems (SMSC), LAN9303MI-AKZE Datasheet - Page 37

no-image

LAN9303MI-AKZE

Manufacturer Part Number
LAN9303MI-AKZE
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9303MI-AKZE

Lead Free Status / Rohs Status
Compliant
Small Form Factor Three Port 10/100 Managed Ethernet Switch with Dual MII/RMII/Turbo MII
Datasheet
SMSC LAN9303M/LAN9303Mi
PINS
NUM
1
1
1
1
Carrier Sense
Management
Management
Input/Output
Port 0 MII
Port 0 MII
Note 3.6
Note 3.7
Duplex
NAME
Clock
Data
MII
Configuration strap pins are identified by an underlined symbol name. Configuration strap
values are latched on power-on reset or nRST de-assertion. Each port has configuration
straps that control its operation. Additional strap pins, which share functionality with the
GPIO/LED pins, are described in
by values from the EEPROM Loader. Please refer to
on page 51
An external supplemental pull-up may be needed, depending upon the input current
loading of the external MAC/PHY device.
P0_DUPLEX
SYMBOL
P0_CRS
MDIO
Table 3.5 Port 0 MII/RMII Pins (continued)
MDC
for further information.
DATASHEET
BUFFER
TYPE
IS/O8
(PD)
(PU)
(PU)
O8
O8
IS
IS
IS
IS
-
37
Table
MII MAC Mode: This pin is an input from the
external PHY indicating a network carrier.
MII PHY Mode: This pin is an output to the external
MAC indicating a network carrier. The output driver
is disabled when the
in the
(VPHY_BASIC_CTRL).
RMII PHY Mode: This pin is not used.
MII MAC Mode: This pin can be changed at any
time (live value) and can be overridden by enabling
the
PHY Basic Control Register
(VPHY_BASIC_CTRL). It is typically tied to the
duplex indication from the external PHY. Please
refer to the definition of the
for further details.
MII PHY and RMII PHY Modes: This pin is used
to determine the virtual link partner’s ability bits and
is typically tied high or low, as needed. Please refer
to the definition of the
further details.
SMI/MII Slave Management Modes: This is the
data to/from an external master
MII Master Management Modes: This is the data
to/from an external PHY.
Note:
Note:
SMI/MII Slave Management Modes: This is the
clock input from an external master.
Note:
MII Master Management Modes: This is the clock
output to an external PHY.
3.6. Some configuration straps can be overridden
Auto-Negotiation (VPHY_AN)
Virtual PHY Basic Control Register
An external pull-up is required when the
SMI or MII management interface is used,
to ensure that the IDLE state of the MDIO
signal is a logic one.
An external pull-up is recommended when
the SMI or MII management interface is
not used, to avoid a floating signal.
When SMI or MII is not used, an external
pull-down is recommended to avoid a
floating signal.
Section 4.2.4, "Configuration Straps,"
DESCRIPTION
Isolate (VPHY_ISO)
DUPLEX_POL_0
DUPLEX_POL_0
Revision 1.4 (07-07-10)
bit in the
strap for
bit is set
Virtual
strap

Related parts for LAN9303MI-AKZE