ADSP-21362WBBCZ-1A AD [Analog Devices], ADSP-21362WBBCZ-1A Datasheet - Page 24

no-image

ADSP-21362WBBCZ-1A

Manufacturer Part Number
ADSP-21362WBBCZ-1A
Description
SHARC Processor
Manufacturer
AD [Analog Devices]
Datasheet
ADSP-21362/ADSP-21363/ADSP-21364/ADSP-21365/ADSP-21366
Precision Clock Generator (Direct Pin Routing)
This timing is only valid when the SRU is configured such that
the precision clock generator (PCG) takes its inputs directly
from the DAI pins (via pin buffers) and sends its outputs
directly to the DAI pins. For the other cases, where the PCG’s
Table 20. Precision Clock Generator (Direct Pin Routing)
1
Parameter
Timing Requirements
t
t
t
Switching Characteristics
t
t
t
t
D = FSxDIV, PH = FSxPHASE. For more information, see the ADSP-2136x SHARC Processor Hardware Reference, “Precision Clock Generators”
chapter.
In normal mode, t
PCGIP
STRIG
HTRIG
DPCGIO
DTRIGCLK
DTRIGFS
PCGOP
Input Clock Period
PCG Trigger Setup Before Falling
Edge of PCG Input Clock
PCG Trigger Hold After Falling
Edge of PCG Input Clock
PCG Output Clock and Frame Sync Active Edge
Delay After PCG Input Clock
PCG Output Clock Delay After PCG Trigger
PCG Frame Sync Delay After PCG Trigger
Output Clock Period
PCGOP
(min) = 2 × t
PCG_TRIGx_I
PCG_CLKx_O
PCG_EXTx_I
PCG_FSx_O
DAI_Pn
DAI_Py
DAI_Pm
(CLKIN)
DAI_Pz
PCGIP
.
t
STRIG
Figure 16. Precision Clock Generator (Direct Pin Routing)
Rev. A | Page 24 of 52 | December 2006
t
t
DTRIGCLK
DPCGIO
t
HTRIG
Min
20
4.5
3
2.5
2.5 + ((2.5 + D) × t
2.5 + ((2.5 + D – PH) × t
2 × t
t
DTRIGFS
PCGIP
1
inputs and outputs are not directly routed to/from DAI pins (via
pin buffers) there is no timing data available. All timing param-
eters and switching characteristics apply to external DAI pins
(DAI_P01 – DAI_P20).
t
t
PCGIP
DPCGIO
PCGIP
)
PCGIP
)
Max
10
10 + ((2.5 + D) × t
10 + ((2.5 + D – PH) × t
t
PCGOP
PCGIP
)
PCGIP
)
Unit
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21362WBBCZ-1A