EP9315-CBZ Cirrus Logic Inc, EP9315-CBZ Datasheet - Page 318

IC ARM9 SOC ENH UNIV 352PBGA

EP9315-CBZ

Manufacturer Part Number
EP9315-CBZ
Description
IC ARM9 SOC ENH UNIV 352PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9315-CBZ

Core Size
16/32-Bit
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, PCMCIA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
352-BGA
Controller Family/series
(ARM9)
No. Of I/o's
16
Cpu Speed
200MHz
No. Of Timers
5
Digital Ic Case Style
BGA
Supply Voltage Range
1.65V To 1.94V, 3V To 3.6V
Embedded Interface Type
SPI
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9315A-Z
Case
BGA
Dc
06+
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1144 - KIT DEVELOPMENT EP9315 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1139

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9315-CBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CBZ
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
EP9315-CBZ
Quantity:
48
9
9-16
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
9.2.3 Receive Status Queue
The receive status queue is used to pass receive status from the MAC to the Host. In
operation, the receive status queue is similar to the receive descriptor queue. It is a circular
queue in contiguous memory space. The location and size of the queue are set at
initialization by writing to the Receive Status Queue Base Address and the Receive Status
Queue Base Length registers. The base address must point to a word aligned memory
location. The length is set to the actual status queue length (in bytes) and should not exceed
64 Kbytes total. The number of status entries should be an integral power-of-two (2, 4, 8, 16,
etc.), or the Receive Descriptor Processor may not work properly, and the MAC/Ethernet may
stop receiving frames. The Current Address must be set to point to the first status entry to be
used. This would normally be the first entry (same value as the base address).
When the receive status queue initialization is complete, the Receive Status Enqueue
register is used by the Host to pass free status locations to the MAC. To simplify this process
the Host writes the number of additional free status locations available to the enqueue
register. The MAC adds the additional count to the previously available location to determine
the total number of available receive status entries. When the MAC writes status to the
queue, it subtracts the number written from this total. The current value of the total receive
status entries is available by reading the enqueue register.
No more than 255 status entries may be added in one write. If a number greater than this
needs to be written, the write should be broken up into more than one operation (that is, to
add 520 status entries: write 255, then write 255, finally write 10).
Copyright 2007 Cirrus Logic
DS785UM1

Related parts for EP9315-CBZ