EP9315-CBZ Cirrus Logic Inc, EP9315-CBZ Datasheet - Page 687

IC ARM9 SOC ENH UNIV 352PBGA

EP9315-CBZ

Manufacturer Part Number
EP9315-CBZ
Description
IC ARM9 SOC ENH UNIV 352PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9315-CBZ

Core Size
16/32-Bit
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, PCMCIA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
352-BGA
Controller Family/series
(ARM9)
No. Of I/o's
16
Cpu Speed
200MHz
No. Of Timers
5
Digital Ic Case Style
BGA
Supply Voltage Range
1.65V To 1.94V, 3V To 3.6V
Embedded Interface Type
SPI
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9315A-Z
Case
BGA
Dc
06+
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1144 - KIT DEVELOPMENT EP9315 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1139

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9315-CBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CBZ
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
EP9315-CBZ
Quantity:
48
I2SGlCtrl
DS785UM1
31
15
Address:
Default:
Definition:
Bit Descriptions:
The I
The I
for the data registers can be written without the I
clock cycles when writing to any of the control status registers.
When the I
this register.
The I
0. This will allow data be sent in a loop fashion from the transmitter back through the receiver.
This applies to all channels, with TX1 looped to RX1, and TX2 looped to RX2. When
loopback is active, data at the receiver input is ignored and transmit data is sent out normally.
The transmit section will control the clock configuration during loopback the same as if full-
duplex operation was used.
30
14
2
2
2
S global register deals with enabling the block and whether loopback mode is used.
S enable bit determines whether the PCLK is turned on for the I
S controller loopback mode bit determines if TX channel 0 is connected to RX channel
29
13
2
S controller is required to transmit or receive data, PCLK must be turned on via
28
12
rx2_fifo_empty:
rx2_fifo_half_full: when = 1, FIFO is half full, otherwise less than half full
0x8082_000C - Read/Write
0x0000_0000
I
RSVD:
i2s_ife:
i2s_loopback:
2
S Global Control Register
27
11
26
10
Copyright 2007 Cirrus Logic
25
9
RSVD
when = 1, FIFO is empty, otherwise not empty
Reserved. Unknown During Read.
Defines if I
for the I
0 - PCLK is off.
1 - PCLK is on.
Defines loopback operation.
0 - not in loopback mode
1 - Loopback mode selected.
24
8
RSVD
2
S controller.
23
7
2
S controller is enabled and PCLK is turned on
2
S PCLK enabled. The ARM provides its own
22
6
21
5
20
4
19
3
2
S. All registers except
18
2
EP93xx User’s Guide
i2s_loopback
17
I
1
2
S Controller
i2s_ife
21-31
16
0
21

Related parts for EP9315-CBZ