PIC18F6722-E/PT Microchip Technology, PIC18F6722-E/PT Datasheet - Page 108

IC,MICROCONTROLLER,8-BIT,PIC CPU,CMOS,TQFP,64PIN,PLASTIC

PIC18F6722-E/PT

Manufacturer Part Number
PIC18F6722-E/PT
Description
IC,MICROCONTROLLER,8-BIT,PIC CPU,CMOS,TQFP,64PIN,PLASTIC
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F6722-E/PT

Rohs Compliant
YES
Core Processor
PIC
Core Size
8-Bit
Speed
25MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
54
Program Memory Size
128KB (64K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
64-TFQFP
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3936 B
Interface Type
SPI, I2C, EUSART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
54
Number Of Timers
5
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DV164136, DM183032, DM183022
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 12 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
MA180020 - MODULE PLUG-IN HPC EXPL 18F87J11
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F6722-E/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
PIC18F8722 FAMILY
7.6
In 8-Bit Data Width mode, the External Memory Bus
operates only in Multiplexed mode; that is, data shares
the 8 least significant bits of the address bus.
Figure 7-7 shows an example of 8-bit Multiplexed
mode for PIC18F8527/8622/8627/8722 devices. This
mode is used for a single 8-bit memory connected for
16-bit operation. The instructions will be fetched as two
8-bit bytes on a shared data/address bus. The two
bytes are sequentially fetched within one instruction
cycle (T
external memory devices according to timing calcula-
tions based on 1/2 T
For proper memory speed selection, glue logic
propagation delay times must be considered along with
setup and hold times.
FIGURE 7-7:
DS39646C-page 106
CY
8-Bit Data Width Modes
Note 1:
). Therefore, the designer must choose
PIC18F8X27/8X22
2:
AD<15:8>
CY
A<19:16>
Upper-order address bits are used only for 20-bit address width. The upper AD byte is used
for all address widths except 8-bit.
This signal only applies to table writes. See Section 6.1 “Table Reads and Table Writes”.
8-BIT MULTIPLEXED MODE EXAMPLE
AD<7:0>
(2 times the instruction rate).
WRL
ALE
BA0
CE
OE
(1)
(1)
373
The Address Latch Enable (ALE) pin indicates that the
address bits A<15:0> are available on the External
Memory Interface bus. The Output Enable signal (OE)
will enable one byte of program memory for a portion of
the instruction cycle, then BA0 will change and the sec-
ond byte will be enabled to form the 16-bit instruction
word. The least significant bit of the address, BA0,
must be connected to the memory devices in this
mode. The Chip Enable signal (CE) is active at any
time that the microcontroller accesses external
memory, whether reading or writing; it is inactive
(asserted high) whenever the device is in Sleep mode.
This generally includes basic EPROM and Flash
devices. It allows table writes to byte-wide external
memories.
The appropriate level of BA0 control line is strobed on
the LSb of the TBLPTR.
D<7:0>
A<19:0>
D<15:8>
Address Bus
Data Bus
Control Lines
© 2008 Microchip Technology Inc.
A0
A<x:1>
D<7:0>
CE
OE
WR
(2)

Related parts for PIC18F6722-E/PT