PIC18F6722-E/PT Microchip Technology, PIC18F6722-E/PT Datasheet - Page 154

IC,MICROCONTROLLER,8-BIT,PIC CPU,CMOS,TQFP,64PIN,PLASTIC

PIC18F6722-E/PT

Manufacturer Part Number
PIC18F6722-E/PT
Description
IC,MICROCONTROLLER,8-BIT,PIC CPU,CMOS,TQFP,64PIN,PLASTIC
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F6722-E/PT

Rohs Compliant
YES
Core Processor
PIC
Core Size
8-Bit
Speed
25MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
54
Program Memory Size
128KB (64K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
64-TFQFP
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3936 B
Interface Type
SPI, I2C, EUSART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
54
Number Of Timers
5
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DV164136, DM183032, DM183022
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 12 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
MA180020 - MODULE PLUG-IN HPC EXPL 18F87J11
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F6722-E/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
PIC18F8722 FAMILY
TABLE 11-13: PORTG FUNCTIONS
DS39646C-page 152
RG0/ECCP3/P3A
RG1/TX2/CK2
RG2/RX2/DT2
RG3/CCP4/P3D
RG4/CCP5/P1D
Legend:
Note 1:
RG5/MCLR/V
Pin Name
PWR = Power Supply, O = Output, I = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input,
TTL = TTL Buffer Input, x = Don’t care (TRIS bit does not affect port direction or is overridden for this option).
RG5 does not have a corresponding TRISG bit.
PP
Function
ECCP3
MCLR
CCP4
CCP5
RG0
RG1
CK2
RG2
RX2
RG3
P3D
RG4
P1D
RG5
P3A
TX2
DT2
V
PP
Setting
TRIS
0
1
0
1
0
0
1
0
0
1
0
1
1
1
1
0
1
0
1
0
0
1
0
1
0
(1)
I/O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
I
Type
ANA
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
I/O
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
LATG<0> data output.
PORTG<0> data input.
ECCP3 compare and ECCP3 PWM output. Takes priority over
port data.
ECCP3 capture input.
ECCP3 Enhanced PWM output, channel B. May be configured for
tri-state during Enhanced PWM shutdown events. Takes priority over
port data.
LATG<1> data output.
PORTG<1> data input.
Asynchronous serial transmit data output (EUSART2 module). Takes
priority over port data.
Synchronous serial clock output (EUSART2 module). Takes priority
over port data.
Synchronous serial clock input (EUSART2 module).
LATG<2> data output.
PORTG<2> data input.
Asynchronous serial receive data input (EUSART2 module).
Synchronous serial data output (EUSART2 module). Takes priority
over port data. User must configure as an input.
Synchronous serial data input (EUSART2 module). User must
configure as an input.
LATG<3> data output.
PORTG<3> data input.
CCP4 compare and PWM output; takes priority over port data and
P3D function.
CCP4 capture input.
ECCP3 Enhanced PWM output, channel D. May be configured for
tri-state during Enhanced PWM shutdown events. Takes priority over
port data.
LATG<4> data output.
PORTG<4> data input.
CCP5 compare and PWM output. Takes priority over port data and
P1D function.
CCP5 capture input.
ECCP1 Enhanced PWM output, channel B. May be configured for
tri-state during Enhanced PWM shutdown events. Takes priority over
port data.
PORTG<5> data input; enabled when MCLRE Configuration bit
is clear.
External Master Clear input; enabled when MCLRE Configuration
bit is set.
High-voltage detection; used for ICSP™ mode entry detection.
Always available regardless of pin mode.
Description
© 2008 Microchip Technology Inc.

Related parts for PIC18F6722-E/PT