OM13005,598 NXP Semiconductors, OM13005,598 Datasheet - Page 231

BOARD EVAL EM773 METER US PLUG

OM13005,598

Manufacturer Part Number
OM13005,598
Description
BOARD EVAL EM773 METER US PLUG
Manufacturer
NXP Semiconductors
Type
Other Power Managementr
Datasheets

Specifications of OM13005,598

Design Resources
Plug Meter Schematics, Gerber Files USB Dongle Schematics, Gerber Files
Main Purpose
Power Management, Energy/Power Meter
Embedded
Yes, MCU, 32-Bit
Utilized Ic / Part
EM773FHN33,551
Interface Type
USB
Maximum Operating Temperature
+ 150 C
Operating Supply Voltage
1.8 V to 3.6 V
Product
Power Management Development Tools
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Primary Attributes
-
Secondary Attributes
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
For Use With/related Products
EM773, OL2381
Other names
568-6680
NXP Semiconductors
UM10415
User manual
20.3.1.3.6 Exception mask register
20.3.1.3.7 CONTROL register
Table 221. EPSR bit assignments
Attempts by application software to read the EPSR directly using the MRS instruction
always return zero. Attempts to write the EPSR using the MSR instruction are ignored. Fault
handlers can examine the EPSR value in the stacked PSR to determine the cause of the
fault. See
Attempting to execute instructions when the T bit is 0 results in a HardFault or lockup. See
Section 20–20.3.4.1
Interruptible-restartable instructions:
and STM. When an interrupt occurs during the execution of one of these instructions, the
processor abandons execution of the instruction.
After servicing the interrupt, the processor restarts execution of the instruction from the
beginning.
The exception mask register disables the handling of exceptions by the processor.
Disable exceptions where they might impact on timing critical tasks or code sequences
requiring atomicity.
To disable or re-enable exceptions, use the MSR and MRS instructions, or the CPS instruction,
to change the value of PRIMASK. See
Section 20–20.4.7.2
Priority Mask Register:
configurable priority. See the register summary in
assignments are:
Table 222. PRIMASK register bit assignments
The CONTROL register controls the stack used when the processor is in Thread mode.
See the register summary in
Bits
[31:25]
[24]
[23:0]
Bits
[31:1]
[0]
instructions BLX, BX and POP{PC}
restoration from the stacked xPSR value on an exception return
bit[0] of the vector value on an exception entry.
Section
All information provided in this document is subject to legal disclaimers.
20–20.3.3.6. The following can clear the T bit to 0:
Name
-
PRIMASK
for more information.
for more information.
Rev. 1 — 10 September 2010
The PRIMASK register prevents activation of all exceptions with
Table 20–217
Chapter 20: Appendix EM773 ARM Cortex-M0 reference
Name
-
T
-
Function
Reserved
0 = no effect
1 = prevents the activation of all exceptions with
configurable priority.
Section
The interruptible-restartable instructions are LDM
for its attributes. The bit assignments are:
20–20.4.7.6,
Table 20–217
Function
Reserved
Thumb state bit
Reserved
Section
for its attributes. The bit
20–20.4.7.7, and
UM10415
© NXP B.V. 2010. All rights reserved.
231 of 310

Related parts for OM13005,598