MC68030RC40C Freescale Semiconductor, MC68030RC40C Datasheet - Page 465

no-image

MC68030RC40C

Manufacturer Part Number
MC68030RC40C
Description
IC MPU 32BIT ENHANCED 128-PGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68030RC40C

Processor Type
M680x0 32-Bit
Speed
40MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
128-PGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
40MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Through Hole
Pin Count
128
Package Type
PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68030RC40C
Manufacturer:
MOT
Quantity:
100
Part Number:
MC68030RC40C
Manufacturer:
MOT
Quantity:
100
Part Number:
MC68030RC40C
Manufacturer:
MOT
Quantity:
5 704
11
11-2
11.2 RESOURCE SCHEDULING
11.2.1 Microsequencer
11.2.2 Instruction Pipe
directly related to instruction boundaries, it is impossible to make accurate
estimates of the time required to execute a particular instruction without
knowing the complete context within which the instruction is executing. The
The microsequencer is either executing microinstructions or awaiting com-
pletion of accesses that are necessary to continue executing microcode. The
bus controller is responsible for all bus activity. The microsequencer controls
the bus controller, instruction execution, and internal processor operations
such as calculation of effective addresses and setting of condition codes. The
microsequencer initiates instruction word prefetches and controls the vali-
dation of instruction words in the instruction pipe.
The MC68030 contains a three-word instruction pipe where instruction op-
codes are decoded. As shown in Figure 11-1, instruction words (instruction
operation words and all extension words) enter the pipe at stage B and
it reaches stage D of the pipe. Each of the pipe stages has a status bit that
that was terminated abnormally. Stages of the pipe are only filled in response
to specific prefetch requests issued by the microsequencer.
Words are loaded into the instruction pipe from the cache holding register.
While the individual stages of the pipe are only 16 bits wide, the cache holding
obtained from the instruction cache or the external bus in response to a
prefetch request from the microsequencer. When the microsequencer re-
sequencer activity. The execution of an instruction that only accesses on-
chip registers can be overlapped entirely with a concurrent data write gen-
erated by a previous instruction, if prefetches generated by that instruction
are resident in the instruction cache.
Some of the variability in instruction execution timings results from the over-
lap of resource utilization. The processor can be viewed as consisting of eight
independently scheduled resources. Since very little of the scheduling is
position of these resources within the MC68030 is shown in Figure 11-1.
proceed to stages C and D. An instruction word is completely decoded when
reflects whether the word in the stage was loaded with data from a bus cycle
register is 32 bits wide and contains the entire long word. This long word is
MC68030 USER'S MANUAL
MOTOROLA

Related parts for MC68030RC40C