dp8344b National Semiconductor Corporation, dp8344b Datasheet - Page 49

no-image

dp8344b

Manufacturer Part Number
dp8344b
Description
Biphase Communications Processor?bcp
Manufacturer
National Semiconductor Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
dp8344bV
Manufacturer:
NSC
Quantity:
5 510
Part Number:
dp8344bV
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
dp8344bV
Manufacturer:
NS/国半
Quantity:
20 000
(c) A 10-bit frame is employed consisting of the sync bit
Figure 3-6 The transmitter and receiver are largely indepen-
3 0 Transceiver
even word parity on the previous 12 bits Following the pari-
ty bit 3 biphase ‘‘0’’ fill bits (B0 – B2) are transmitted Follow-
ing these required fill bits up to 240 additional fill bits can be
inserted between frames before the next sync bit and the
start of the next frame of a multi-byte message The bit rate
on the twinax line is 1 MHz
3 1 1 4 General Purpose 8-Bit
The framing format of the general purpose 8-bit protocol is
shown in Figure 3-5 for both single and multi-frame mes-
sages It is identical to that used by the National Semicon-
ductor DP8342 transmitter and DP8343 receiver chips
Each message begins with a starting sequence and ends
with an ending sequence as shown in Figures 3-2(b) and
(B1) an 8-bit data byte (B2 – B9) (LSB first) and the last bit
of the frame (B10) representing even word parity on the
previous 9 bits For multiplexed applications the first frame
can be designated as an address frame with all 8 bits avail-
able for the logical address (See General Purpose 8-bit
Modes in this section )
3 2 TRANSCEIVER FUNCTIONAL DESCRIPTION
A block diagram of the transceiver revealing external inputs
and outputs and details of the CPU interface is shown in
dent of each other sharing only the clock reset and proto-
col select signals The transceiver is mapped into the CPU
register space thus the status of the transceiver can always
be polled In addition the CPU Transceiver interface can be
configured for an interrupt-driven environment (See Trans-
ceiver Interrupts in this section )
Both transmitter and receiver are reset by a common Trans-
ceiver Reset bit TRES allowing the CPU to independently
reset the transceiver at any time The Transceiver is also
reset whenever the CPU reset is asserted including the re-
quired power-up reset When TRES is asserted both
(Continued)
FIGURE 3-5 General Purpose 8-Bit Protocol Framing Format
(a) 8-Bit Single-Byte Message
(b) 8-Bit Multi-Byte Message
49
transmitter and receiver FIFO’s are emptied resulting in the
Transmit FIFO Empty flag TFE being asserted and the
Data Available flag DAV cleared Other flags cleared by
tive TA in the transmitter and Line Active LA Receiver
Active RA Receiver Error RE Receive FIFO Full RFF
Data Error or Message End DEME
serted external pin TX-ACT is cleared DATA-DLY goes to a
state equal to the complement of Transmitter INvert TIN in
plement of TIN exclusive or’ed with the Advance Transmit-
ter Active ATA in TCR
asserted DATA-DLY
is necessary to wait at least one instruction after asserting
ed flags in the CPU The transmitter and receiver are
clocked by a common Transceiver Clock TCLK at a fre-
quency equal to eight times the required serial data rate
TCLK can either be obtained from the on-chip oscillator di-
vided by 1 2 or 4 or from an external clock applied to the
X-TCLK pin TCLK selection is controlled by two Transceiv-
er Clock Select bits TCS 1 – 0 located in the Device Con-
trol Register
when the transceiver is inactive
Since the TCLK source can be asynchronous with respect
to the CPU clock the CPU Transceiver interface can be
asynchronous All flags from the Transceiver are therefore
latched at the start of all instructions and parallel data is
transferred through 3 word FIFOs in both the transmitter
and receiver
Protocol selection is controlled by three Protocol Select
bits
(see Table 3-1) Enough flexibility is provided for the BCP to
operate in all required positions in the network It is not pos-
TRES are Transmit FIFO Full TFF and Transmitter Ac-
RAR command flags in the receiver When TRES is as-
ATA When TRES is asserted under software control it
TRES before seeing the resulting reset state of the affect-
TMR
PS2 – 0 in the Transceiver Mode Register
and DATA-OUT goes into a state equal to the com-
DCR
e
TCS 1 – 0 should only be changed
TIN and DATA-OUT
In other words when TRES is
TL F 9336 – 42
POLL
TL F 9336 – 43
e
ACK
TIN
TMR
and
Z

Related parts for dp8344b