ADUC702 AD [Analog Devices], ADUC702 Datasheet - Page 37

no-image

ADUC702

Manufacturer Part Number
ADUC702
Description
Precision Analog Microcontroller 12-bit Analog I/O, ARM7TDMI MCU
Manufacturer
AD [Analog Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADUC7020BCPZ62
Manufacturer:
ADI
Quantity:
717
Part Number:
ADUC7020BCPZ62
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7020BCPZ62I
Manufacturer:
ADI
Quantity:
15
Part Number:
ADUC7020BCPZ62I
Manufacturer:
ADI
Quantity:
1 500
Part Number:
ADUC7020BCPZ62I
Quantity:
2 000
Part Number:
ADUC7020BCPZ62I
Manufacturer:
ADI
Quantity:
298
Part Number:
ADUC7020BCPZ62I
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7020BCPZ62I-RL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7021BCPZ62I
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7022BCPZ32
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ADUC7023BCBZ62I-R7
Quantity:
9 000
Company:
Part Number:
ADUC7023BCP6Z62I
Quantity:
10 000
Preliminary Technical Data
OTHER ANALOG PERIPHERALS
DAC
The ADuC702x incorporate dual 12-bit voltage output DACs
on-chip. Each DAC has a rail-to-rail voltage output buffer
capable of driving 5kΩ/100pF. Each buffer can be bypassed.
Each DAC has three selectable ranges, 0V to V
bandgap 2.5V reference), 0V to DAC
AV
Bit
6
5
4
3
2
1-0
Bit
31-28
27-16
15-0
DD
. DAC
Name
DACBYP
DACCLK
DACCLR
Description
Reserved
12-bit data for DAC0
Reserved
REF
is equivalent to an external reference for the
Description
Buffer bypass bit:
Set by the user to bypass the output buffer.
Cleared by user to buffer the DAC output. By default the DAC is buffered.
DAC update rate:
Set by the user to update the DAC using timer1.
Cleared by user to update the DAC using the core clock.
DAC clear bit:
Set by the user to enable normal DAC operation.
Cleared by user to reset data register of the DAC to zero.
Reserved This bit should be left at ‘0’
Reserved This bit should be left at ‘0’
DAC range bits
00
01
10
11
REF
Power down mode. The DAC output is in tri-state
0-DAC
0-V
0-AV
REF
(pin 56) and 0V to
DD
(2.5V) range
Table 19: DAC0CON MMR bit designations
REF
Table 20: DAC0DAT MMR bit designations
range
range
REF
(internal
Rev. PrB | Page 37 of 80
DAC. The signal range is 0V to AV
DAC MMRs interface
Each DAC is configurable independently through a Control
register and a Data register. These two registers are identical for
the four DACs and only DAC0CON and DAC0DAT will be
described in detail.
DD
ADuC702x Series
.

Related parts for ADUC702