ADUC702 AD [Analog Devices], ADUC702 Datasheet - Page 69

no-image

ADUC702

Manufacturer Part Number
ADUC702
Description
Precision Analog Microcontroller 12-bit Analog I/O, ARM7TDMI MCU
Manufacturer
AD [Analog Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADUC7020BCPZ62
Manufacturer:
ADI
Quantity:
717
Part Number:
ADUC7020BCPZ62
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7020BCPZ62I
Manufacturer:
ADI
Quantity:
15
Part Number:
ADUC7020BCPZ62I
Manufacturer:
ADI
Quantity:
1 500
Part Number:
ADUC7020BCPZ62I
Quantity:
2 000
Part Number:
ADUC7020BCPZ62I
Manufacturer:
ADI
Quantity:
298
Part Number:
ADUC7020BCPZ62I
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7020BCPZ62I-RL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7021BCPZ62I
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7022BCPZ32
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ADUC7023BCBZ62I-R7
Quantity:
9 000
Company:
Part Number:
ADUC7023BCP6Z62I
Quantity:
10 000
Preliminary Technical Data
The counter can be formatted as plain 32-bit value or as
Hours:Minutes:Seconds:Hundreths.
Timer 2 can be used to start ADC conversions as shown in the
block diagram Figure 30..
Timer2 interface consists in four MMRS:
- T2LD and T2VAL are 32-bit registers and hold 32-bit
- T2CLRI is an 8-bit register. Writing any value to this register
- T2CON is the configuration MMR described in Table 62
Bit
31-9
8
7
6
5-4
3-0
Timer3 - Watchdog Timer
Timer3 has two modes of operation, normal mode and
watchdog mode. The Watchdog timer is used to recover from
an illegal software state. Once enabled it requires periodic
servicing to prevent it from forcing a reset of the processor.
Normal mode:
The Timer3 in normal mode is identical to Timer0 except for
the clock source and the count-up functionality. The clock
source is 32kHz from the PLL and can be scaled by a factor of 1,
16 or 256.
unsigned integers. T2VAL is read-only.
will clear the timer2 interrupt.
below.
Description
Reserved
Count up:
Set by user for timer 2 to count up
Cleared by user for timer 2 to count down. by default
Timer2 enable bit:
Set by user to enable timer 2
Cleared by user to disable timer 2. by default.
Timer 2 mode:
Set by user to operate in periodic mode
Cleared by user to operate in free-running mode. Default mode
Format:
00
01
10
11
Prescale:
0000
0100
1000
1111
Binary
Reserved
Hr:Min:Sec:Hundredths – 23 hours to 0 hour
Hr:Min:Sec:Hundredths – 255 hours to 0 hour
Source clock / 1 by default
Source clock / 16
Source clock / 256 expected for format 2 and 3
Source clock / 32768
Table 62: T2CON MMR Bit Descriptions
Rev. PrB | Page 69 of 80
Watchdog mode:
Watchdog mode is entered by setting bit 5 in T3CON MMR.
Timer3 decrements from the value present in T3LD Register
until zero. T3LD is used as timeout. The timeout can be 512
seconds maximum, using the maximum prescaler, /256, full-
scale in T3LD. Timer3 is clocked by the internal 32kHZ crystal
when operating in the Watchdog mode.
If the timer reaches 0, a reset or an interrupt occurs, depending
on bit 1 in T3CON register. To avoid reset or interrupt, any
32.768kHz
Oscillator
32.768kHz
/ 1, 16 or 256
/ 1, 16, 256
Prescaler
Prescaler
or 32768
Figure 30:timer 2 block diagram
Figure 31:timer 3 block diagram
16-bit Up/Down Counter
32-bit Up/Down Counter
Timer3 Value
16-bit Load
Timer2 Value
32-bit Load
ADuC702x Series
ADC conversion
Watchdog Reset
Timer2IRQ
Timer3IRQ

Related parts for ADUC702