AT32UC3L064-D3HES ATMEL [ATMEL Corporation], AT32UC3L064-D3HES Datasheet - Page 555

no-image

AT32UC3L064-D3HES

Manufacturer Part Number
AT32UC3L064-D3HES
Description
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
24.7.12
Name:
Access Type:
Offset:
Reset Value:
• SET: Single Value Channel Set
Note:
32099D–06/2010
31
23
15
7
If the bit n in SET is one, the duty cycle of PWMA channel n will be updated with the value written to ISDUTY.
If more than one ISCHSET register is present, ISCHSET0 controls channels 31 to 0 and ISCHSET1 controls channels 63 to 32.
The duty registers will be updated with the value stored in the ISDUTY register when any ISCHSETm register is written. Syn-
chronization takes place immeidately when an ISCHSET register is written. The duty cycle registers will, however, not be
updated until the synchronization is completed and the timebase counter reaches its top value in order to avoid glitches.
Interlinked Single Value Channel Set
30
22
14
6
ISCHSETm
Write-only
0x30+m*0x10
0x00000000
29
21
13
5
28
20
12
4
SET
SET
SET
SET
27
19
11
3
26
18
10
2
AT32UC3L016/32/64
25
17
9
1
24
16
8
0
555

Related parts for AT32UC3L064-D3HES