OR3T125 Agere Systems, OR3T125 Datasheet - Page 104

no-image

OR3T125

Manufacturer Part Number
OR3T125
Description
3C and 3T Field-Programmable Gate Arrays
Manufacturer
Agere Systems
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
OR3T125-6PS208
Manufacturer:
LATTICE
Quantity:
30
Part Number:
OR3T125-6PS240-DB
Manufacturer:
LUCENT
Quantity:
96
Part Number:
OR3T125-6PS240-DB
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
OR3T1256PS208-DB
Manufacturer:
AGERE
Quantity:
201
Part Number:
OR3T1256PS208-DB
Manufacturer:
LATTICE
Quantity:
20 000
ORCA Series 3C and 3T FPGAs
Timing Characteristics
In addition to supply voltage, process variation, and
operating temperature, circuit and process improve-
ments of the ORCA Series FPGAs over time will result
in significant improvement of the actual performance
over those listed for a speed grade. Even though lower
speed grades may still be available, the distribution of
yield to timing parameters may be several speed
grades higher than that designated on a product brand.
Design practices need to consider best-case timing
parameters (e.g., delays = 0), as well as worst-case
timing.
The routing delays are a function of fan-out and the
capacitance associated with the CIPs and metal inter-
connect in the path. The number of logic elements that
can be driven (fan-out) by PFUs is unlimited, although
the delay to reach a valid logic level can exceed timing
requirements. It is difficult to make accurate routing
delay estimates prior to design compilation based on
fan-out. This is because the CAE software may delete
redundant logic inserted by the designer to reduce fan-
out, and/or it may also automatically reduce fan-out by
net splitting.
PFU Timing
Table 41. Combinatorial PFU Timing Characteristics
OR3Cxx Commercial: V
OR3Txxx Commercial: V
* Four-input variables’ (K
104
104
Combinatorial Delays (T
Five-input Variables (F5[A:D] to F[0, 2, 4, 6])
Two-level LUT Delay (Kz[3:0] to F w/feedbk)*
Two-level LUT Delay (F5[A:D] to F w/feedbk)
Three-level LUT Delay (Kz[3:0] to F w/feedbk)*
Three-level LUT Delay (F5[A:D] to F w/feedbk)
C
Four-input Variables (Kz[3:0] to F[z])*
IN
to C
OUT
Delay (logic mode)
Parameter
Z
[3:0]) path delays are valid for LUTs in both F4 (four-input LUT) and F5 (five-input LUT) modes.
DD
J
DD
= +85 °C, V
= 5.0 V ± 5%, 0 °C
= 3.0 V to 3.6 V, 0 °C
(continued)
DD
= min):
<
T
<
A
SWL2F5_DEL
SWL3F5_DEL
<
T
SWL2_DEL
SWL3_DEL
A
CO_DEL
70 °C; Industrial: V
F4_DEL
F5_DEL
Symbol
<
70 °C; Industrial: V
The waveform test points are given in the Input/Output
Buffer Measurement Conditions section of this data
sheet. The timing parameters given in the electrical
characteristics tables in this data sheet follow industry
practices, and the values they reflect are described
below.
Propagation Delay—The time between the specified
reference points. The delays provided are the worst
case of the tphh and tpll delays for noninverting func-
tions, tplh and tphl for inverting functions, and tphz and
tplz for 3-state enable.
Setup Time—The interval immediately preceding the
transition of a clock or latch enable signal, during which
the data must be stable to ensure it is recognized as
the intended value.
Hold Time—The interval immediately following the
transition of a clock or latch enable signal, during which
the data must be held stable to ensure it is recognized
as the intended value.
3-State Enable—The time from when a 3-state control
signal becomes active and the output pad reaches the
high-impedance state.
Min Max Min Max
-4
2.34
4.87
4.69
6.93
6.89
3.47
2.11
DD
DD
= 5.0 V ± 10%, –40 °C
= 3.0 V to 3.6 V, –40 °C
-5
1.80
1.57
3.66
3.51
5.15
5.08
2.65
Speed
Min
-6
Lucent Technologies Inc.
Max
1.32
1.23
2.58
2.48
3.63
3.54
1.79
<
T
A
<
<
Min
T
+85 °C.
A
<
Data Sheet
-7
June 1999
+85 °C.
Max
1.05
0.99
2.03
1.94
2.82
2.75
1.43
Unit
ns
ns
ns
ns
ns
ns
ns

Related parts for OR3T125