S912XEQ384J3MALR Freescale Semiconductor, S912XEQ384J3MALR Datasheet - Page 403

no-image

S912XEQ384J3MALR

Manufacturer Part Number
S912XEQ384J3MALR
Description
S912XEQ Series 16 Bit 50 Mhz 384 KB Flash 24 KB Ram Microcontroller - LQFP-112
Manufacturer
Freescale Semiconductor
Datasheet
BFINSI
Operation
!RS1[w:0] ⇒ RD[w+o:o];
Extracts w+1 bits from register RS1 starting at position 0, inverts them and writes into register RD starting
at position o. The remaining bits in RD are not affected. If (o+w) > 15 the upper bits are ignored. Using
R0 as a RS1, this command can be used to set bits.
CCR Effects
Code and CPU Cycles
Freescale Semiconductor
N:
Z:
V:
C:
BFINSI RD, RS1, RS2
N
Set if bit 15 of the result is set; cleared otherwise.
Set if the result is $0000; cleared otherwise.
0; cleared.
Not affected.
Z
w = (RS2[7:4])
o = (RS2[3:0])
V
0
Source Form
C
15
15
15
MC9S12XE-Family Reference Manual Rev. 1.24
Address
Mode
Bit Field Insert and Invert
TRI
7
0
1
W4
1
5
W4=3, O4=2
1
4
0
3
3
Machine Code
2
RD
O4
Inverted Bit Field Insert
0
0
0
RS1
RS2
RS1
RD
Chapter 10 XGATE (S12XGATEV3)
BFINSI
RS2
1
1
Cycles
P
403

Related parts for S912XEQ384J3MALR