MC56F8037EVM Freescale Semiconductor, MC56F8037EVM Datasheet - Page 29

BOARD EVAL FOR MC56F8037

MC56F8037EVM

Manufacturer Part Number
MC56F8037EVM
Description
BOARD EVAL FOR MC56F8037
Manufacturer
Freescale Semiconductor
Type
MCUr
Datasheet

Specifications of MC56F8037EVM

Contents
Board, Cables, CD, Debugger
Silicon Manufacturer
Freescale
Core Architecture
56800/E
Core Sub-architecture
56800/E
Silicon Core Number
MC56F
Silicon Family Name
MC56F80xx
Kit Contents
MC56F8037EVM, USB-JTAG Adapter, Cables, CD
Rohs Compliant
Yes
For Use With/related Products
MC56F8037
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC56F8037EVM
Manufacturer:
Freescale Semiconductor
Quantity:
135
Freescale Semiconductor
Table 2-3 56F8037/56F8027 Signal and Package Information for the 64-Pin LQFP (Continued)
10
11
12
13
Return to
GPIOA13
GPIOA14
The TB2 signal is also brought out on the GPIOA10 pin.
The TA2 signal is also brought out on the GPIOA4, GPIOA8 and GPIOB2 pins.
The TB3 signal is also brought out on the GPIOA11 pin.
The TA3 signal is also brought out on the GPIOA5, GPIOA9, and GPIOB3 pins.
(MISO1)
(MOSI1)
(TB2
(TA2
(TB3
(TA3
Signal
Name
10
11
12
13
)
)
)
)
Table 2-2
Pin No.
LQFP
44
45
Output
Output
Output
Output
Output
Output
Output
Output
Input/
Input/
Input/
Input/
Input/
Input/
Input/
Input/
Type
State During
enabled
enabled
internal
internal
pull-up
pull-up
Reset
Input,
Input,
56F8037/56F8027 Data Sheet, Rev. 7
Port A GPIO — This GPIO pin can be individually programmed as
an input or output pin.
QSPI1 Master In/Slave Out— This serial data pin is an input to a
master device and an output from a slave device. The MISO line of a
slave device is placed in the high-impedance state if the slave device
is not selected. The slave device places data on the MISO line a
half-cycle before the clock edge the master devices uses to latch the
data.
TB2 — Timer B, Channel 2.
TA2 — Timer A, Channel 2.
After reset, the default state is GPIOA13. The peripheral functionality
is controlled via the SIM. See
Port A GPIO — This GPIO pin can be individually programmed as
an input or output pin.
QSPI1 MasterOut/Slave In — This serial data pin is an output from
a master device and an input to a slave device. The master device
places data on the MOSI line a half-cycle before the clock edge the
slave devices uses to latch the data.
TB3 — Timer B, Channel 3.
TA3 — Timer A, Channel 3.
After reset, the default state is GPIOA14. The peripheral functionality
is controlled via the SIM. See
Signal Description
Section
Section
6.3.16.
6.3.16.
56F8037/56F8027 Signal Pins
29

Related parts for MC56F8037EVM