DV164136 Microchip Technology, DV164136 Datasheet - Page 150

DEVELOPMENT KIT FOR PIC18

DV164136

Manufacturer Part Number
DV164136
Description
DEVELOPMENT KIT FOR PIC18
Manufacturer
Microchip Technology
Series
PIC®r
Type
MCUr
Datasheets

Specifications of DV164136

Contents
Board, Cables, CDs, PICkit™ 3 Programmer, Power Supply
Processor To Be Evaluated
PIC18F8722, PIC18F87J11
Interface Type
RS-232, USB
Operating Supply Voltage
3.3 V, 5 V
Silicon Manufacturer
Microchip
Core Architecture
PIC
Core Sub-architecture
PIC18
Silicon Core Number
PIC18F
Silicon Family Name
PIC18F8xxx
Kit Contents
PIC18 Exp Brd PICkit 3 Cable CD PSU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
PIC18F8722, PIC18F87J11
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DV164136
Manufacturer:
MICROCHIP
Quantity:
12 000
PIC18F8722 FAMILY
TABLE 11-9:
TABLE 11-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE
DS39646C-page 148
RE5/AD13/P1C
RE6/AD14/P1B
RE7/AD15/
ECCP2/P2A
Legend:
Note 1:
PORTE
LATE
TRISE
Name
Pin Name
2:
PWR = Power Supply, O = Output, I = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input,
TTL = TTL Buffer Input, x = Don’t care (TRIS bit does not affect port direction or is overridden for this option).
Alternate assignment for ECCP2 when CCP2MX Configuration bit is cleared (all devices in Microcontroller mode).
Implemented on 80-pin devices only.
TRISE7
LATE7
Bit 7
RE7
ECCP2
PORTE FUNCTIONS (CONTINUED)
Function
AD13
AD14
AD15
P2A
RE5
P1C
RE6
P1B
RE7
(1)
(2)
(2)
(2)
(1)
TRISE6
LATE6
Bit 6
RE6
Setting
TRIS
0
1
x
x
0
0
1
x
x
0
0
1
x
x
0
1
0
TRISE5
LATE5
Bit 5
RE5
I/O
O
O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
Type
DIG
DIG
TTL
DIG
DIG
DIG
TTL
DIG
DIG
DIG
TTL
DIG
DIG
I/O
ST
ST
ST
ST
TRISE4
LATE4
Bit 4
RE4
LATE<5> data output.
PORTE<5> data input.
External memory interface, address/data bit 13 output. Takes priority
over ECCP and port data.
External memory interface, data bit 13 input.
ECCP1 Enhanced PWM output, channel C. May be configured for
tri-state during Enhanced PWM shutdown events. Takes priority over
port data.
LATE<6> data output.
PORTE<6> data input.
External memory interface, address/data bit 14 output. Takes priority
over ECCP and port data.
External memory interface, data bit 14 input.
ECCP1 Enhanced PWM output, channel B. May be configured for
tri-state during Enhanced PWM shutdown events. Takes priority over
port data.
LATE<7> data output.
PORTE<7> data input.
External memory interface, address/data bit 15 output. Takes priority
over ECCP and port data.
External memory interface, data bit 15 input.
ECCP2 compare output and ECCP2 PWM output. Takes priority over
port data.
ECCP2 capture input.
ECCP2 Enhanced PWM output, channel A. Takes priority over port and
data. May be configured for tri-state during Enhanced PWM shutdown
events.
TRISE3
LATE3
Bit 3
RE3
TRISE2
LATE2
Bit 2
RE2
Description
TRISE1
LATE1
Bit 1
© 2008 Microchip Technology Inc.
RE1
TRISE0
LATE0
Bit 0
RE0
on page
Values
Reset
60
60
60

Related parts for DV164136