SI1011-A-GM Silicon Laboratories Inc, SI1011-A-GM Datasheet - Page 228

IC TXRX MCU + EZRADIOPRO

SI1011-A-GM

Manufacturer Part Number
SI1011-A-GM
Description
IC TXRX MCU + EZRADIOPRO
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of SI1011-A-GM

Package / Case
42-QFN
Frequency
240MHz ~ 960MHz
Data Rate - Maximum
256kbps
Modulation Or Protocol
FSK, GFSK, OOK
Applications
General Purpose
Power - Output
20dBm
Sensitivity
-121dBm
Voltage - Supply
1.8 V ~ 3.6 V
Current - Receiving
18.5mA
Current - Transmitting
85mA
Data Interface
PCB, Surface Mount
Memory Size
8kB Flash, 768B RAM
Antenna Connector
PCB, Surface Mount
Number Of Receivers
1
Number Of Transmitters
1
Wireless Frequency
240 MHz to 960 MHz
Interface Type
UART, SMBus, SPI, PCA
Output Power
20 dBm
Operating Supply Voltage
0.9 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Maximum Supply Current
4 mA
Minimum Operating Temperature
- 40 C
Modulation
FSK, GFSK, OOK
Protocol Supported
C2, SMBus
Core
8051
Program Memory Type
Flash
Program Memory Size
8 KB
Data Ram Size
768 B
Supply Current (max)
4 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1872-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI1011-A-GM
Manufacturer:
Silicon Laboratories Inc
Quantity:
135
Si1010/1/2/3/4/5
SFR Definition 21.3. XBR2: Port I/O Crossbar Register 2
SFR Page = 0x0; SFR Address = 0xE3
21.4. Port Match
Port match functionality allows system events to be triggered by a logic value change on P0 or P1. A soft-
ware controlled value stored in the PnMAT registers specifies the expected or normal logic values of P0
and P1. A Port mismatch event occurs if the logic levels of the Port’s input pins no longer match the soft-
ware controlled value. This allows Software to be notified if a certain change or pattern occurs on P0 or P1
input pins regardless of the XBRn settings.
The PnMASK registers can be used to individually select which P0 and P1 pins should be compared
against the PnMAT registers. A Port mismatch event is generated if (P0 & P0MASK) does not equal
(PnMAT & P0MASK) or if (P1 & P1MASK) does not equal (PnMAT & P1MASK).
A Port mismatch event may be used to generate an interrupt or wake the device from a low power mode.
See Section “12. Interrupt Handler” on page 134 and Section “14. Power Management” on page 157 for
more details on interrupt and wake-up sources.
228
Note: The Crossbar must be enabled (XBARE = 1) to use any Port pin as a digital output.
Name
Reset
Type
5:0
Bit
Bit
7
6
WEAKPUD
WEAKPUD Port I/O Weak Pullup Disable.
Unused
XBARE
Name
R/W
7
0
0: Weak Pullups enabled (except for Port I/O pins configured for analog mode).
Crossbar Enable.
0: Crossbar disabled.
1: Crossbar enabled.
Read = 000000b; Write = Don’t Care.
XBARE
R/W
6
0
R/W
5
0
Rev. 1.0
R/W
4
0
Function
R/W
3
0
R/W
2
0
R/W
1
0
R/W
0
0

Related parts for SI1011-A-GM