ST10F280 STMicroelectronics, ST10F280 Datasheet - Page 160

no-image

ST10F280

Manufacturer Part Number
ST10F280
Description
MCU 16BIT 512K FLASH MAC 208-PBG
Manufacturer
STMicroelectronics
Series
ST10r
Datasheet

Specifications of ST10F280

Core Processor
ST10
Core Size
16-Bit
Speed
40MHz
Connectivity
ASC, CAN, EBI/EMI, SSC
Peripherals
POR, PWM, WDT
Number Of I /o
143
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
18K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 32x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
208-PBGA
Processor Series
ST10F28x
Core
ST10
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST10F280
Manufacturer:
ST
0
Part Number:
ST10F280-B3
Manufacturer:
ST
Quantity:
6 221
Part Number:
ST10F280-B3
Manufacturer:
ST
Quantity:
20 000
Part Number:
ST10F280-B3.
Manufacturer:
ST
0
Part Number:
ST10F280-Q3TR
Manufacturer:
SONY
Quantity:
26
Part Number:
ST10F280-Q3TR
Manufacturer:
ST
Quantity:
20 000
ST10F280
20.4 - AC characteristics
20.4.1 - Test Waveforms
Figure 75 : Input / Output Waveforms
Figure 76 : Float Waveforms
20.4.2 - Definition of Internal Timing
The internal operation of the ST10F280 is
controlled by the internal CPU clock f
edges of the CPU clock can trigger internal (for
example pipeline) or external (for example bus
cycles) operations.
The specification of the external timing (AC
Characteristics) therefore depends on the time
between two consecutive edges of the CPU clock,
called “TCL”.
160/186
AC inputs during testing are driven at 2.4V for a logic ‘1’ and 0.4V for a logic ‘0’.
Timing measurements are made at V
For timing purposes a port pin is no longer floating when V
It begins to float when a 100mV change from the loaded V
0.45V
2.4V
V
Load
V
V
Load
Load
+0.1V
-0.1V
0.2V
0.2V
DD
DD
CPU
IH
+0.9
-0.1
. Both
Test Points
min for a logic ‘1’ and V
Reference
Timing
Points
V
V
OL
OH
0.2V
0.2V
The CPU clock signal can be generated by
different mechanisms. The duration of TCL and its
variation (and also the derived external timing)
depends on the mechanism used to generate
f
This influence must be regarded when calculating
the timings for the ST10F280.
The example for PLL operation shown in Figure
77 refers to a PLL factor of 4.
CPU
DD
DD
.
+0.9
-0.1
OH
LOAD
/V
OL
IL
changes of ±100mV.
max for a logic ‘0’.
level occurs (I
V
V
OL
OH
OH
+0.1V
-0.1V
/I
OL
= 20mA).

Related parts for ST10F280