S912XEQ384J3CAL Freescale Semiconductor, S912XEQ384J3CAL Datasheet - Page 240

IC MCU 16BIT 384KB FLASH 112LQFP

S912XEQ384J3CAL

Manufacturer Part Number
S912XEQ384J3CAL
Description
IC MCU 16BIT 384KB FLASH 112LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of S912XEQ384J3CAL

Core Processor
HCS12X
Core Size
16-Bit
Speed
50MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
91
Program Memory Size
384KB (384K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
24K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 16x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
Core
HCS12X
Data Bus Width
16 bit
Data Ram Size
24 KB
Interface Type
SCI, SPI, I2C, CAN
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
91
Number Of Timers
1
Operating Supply Voltage
3.13 V to 5.5 V
Maximum Operating Temperature
+ 260 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEQ384J3CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 4 Memory Protection Unit (S12XMPUV1)
4.3.1.10
Read: Anytime
Write: Anytime
4.3.1.11
Read: Anytime
Write: Anytime
240
Address: Module Base + 0x000A
Address: Module Base + 0x000B
HIGH_ADDR[
HIGH_ADDR[
HIGH_ADDR[
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
Reset
Reset
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
22:19]
18:11]
Field
Field
Field
10:3]
NEX
3–0
7–0
7–0
6
W
W
R
R
MPU Descriptor Register 4 (MPUDESC4)
MPU Descriptor Register 5 (MPUDESC5)
No-Execute bit — The NEX bit prevents the described memory range from being used as code memory. If this
bit is set every Op-code fetch in this memory range causes an access violation.
Memory range upper boundary address bits — The HIGH_ADDR[22:19] bits represent bits [22:19] of the
global memory address that is used as the upper boundary for the described memory range.
Memory range upper boundary address bits — The HIGH_ADDR[18:11] bits represent bits [18:11] of the
global memory address that is used as the upper boundary for the described memory range.
Memory range upper boundary address bits — The HIGH_ADDR[10:3] bits represent bits [10:3] of the
global memory address that is used as the upper boundary for the described memory range.
1
1
7
7
1
1
6
6
Figure 4-12. MPU Descriptor Register 4 (MPUDESC4)
Figure 4-13. MPU Descriptor Register 5 (MPUDESC5)
MC9S12XE-Family Reference Manual , Rev. 1.23
Table 4-12. MPUDESC4 Field Descriptions
Table 4-13. MPUDESC5 Field Descriptions
5
1
5
1
HIGH_ADDR[18:11]
HIGH_ADDR[10:3]
1
1
4
4
Description
Description
Description
1
1
3
3
2
1
2
1
Freescale Semiconductor
1
1
1
1
1
1
0
0

Related parts for S912XEQ384J3CAL