S912XEQ384J3CAL Freescale Semiconductor, S912XEQ384J3CAL Datasheet - Page 559

IC MCU 16BIT 384KB FLASH 112LQFP

S912XEQ384J3CAL

Manufacturer Part Number
S912XEQ384J3CAL
Description
IC MCU 16BIT 384KB FLASH 112LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of S912XEQ384J3CAL

Core Processor
HCS12X
Core Size
16-Bit
Speed
50MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
91
Program Memory Size
384KB (384K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
24K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 16x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
Core
HCS12X
Data Bus Width
16 bit
Data Ram Size
24 KB
Interface Type
SCI, SPI, I2C, CAN
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
91
Number Of Timers
1
Operating Supply Voltage
3.13 V to 5.5 V
Maximum Operating Temperature
+ 260 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEQ384J3CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
14.3.2.23 Input Control Overwrite Register (ICOVW)
Read: Anytime
Write: Anytime
All bits reset to zero.
14.3.2.24 Input Control System Control Register (ICSYS)
Read: Anytime
Write: Once in normal modes
Freescale Semiconductor
Module Base + 0x002A
Module Base + 0x002B
NOVW[7:0]
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
Reset
Reset
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
Field
7:0
W
W
R
R
NOVW7
SH37
DLY7
No Input Capture Overwrite
0 The contents of the related capture register or holding register can be overwritten when a new input capture
1 The related capture register or holding register cannot be written by an event unless they are empty (see
0
0
7
7
0
0
0
0
0
1
or latch occurs.
Section 14.4.1.1, “IC
latched in the holding register.
DLY6
0
0
0
0
1
1
Table 14-29. Delay Counter Select Examples when PRNT = 1
NOVW6
SH26
Figure 14-46. Input Control Overwrite Register (ICOVW)
0
0
6
6
Figure 14-47. Input Control System Register (ICSYS)
DLY5
0
0
0
1
1
1
MC9S12XE-Family Reference Manual Rev. 1.23
Channels”). This will prevent the captured value being overwritten until it is read or
Table 14-30. ICOVW Field Descriptions
DLY4
NOVW5
SH15
0
0
1
1
1
1
5
0
5
0
DLY3
0
1
1
1
1
1
NOVW4
SH04
0
0
DLY2
4
4
1
1
1
1
1
1
Description
DLY1
NOVW3
1
1
1
1
1
1
TFMOD
0
0
3
3
Chapter 14 Enhanced Capture Timer (ECT16B8CV3)
DLY0
1
1
1
1
1
1
NOVW2
PACMX
1024 bus clock cycles
128 bus clock cycles
256 bus clock cycles
512 bus clock cycles
2
0
2
0
32 bus clock cycles
64 bus clock cycles
Delay
NOVW1
BUFEN
0
0
1
1
NOVW0
LATQ
0
0
0
0
559

Related parts for S912XEQ384J3CAL