NQ80331M667 S L824 Intel, NQ80331M667 S L824 Datasheet - Page 19

no-image

NQ80331M667 S L824

Manufacturer Part Number
NQ80331M667 S L824
Description
Manufacturer
Intel
Datasheet

Specifications of NQ80331M667 S L824

Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant
Non-Core Errata
1.
Problem:
Implication:
Workaround:
Status:
2.
Problem:
Implication:
Workaround:
Status:
3.
Problem:
Implication:
Workaround:
Status:
4.
Problem:
Implication:
Workaround:
Status:
Specification Update
CAS latency of three not supported for DDR-II On-Die Termination (ODT)
For DDR-II memory with a CAS Latency (CL) of three, the memory controller unit (MCU) does
not provide the proper timing for the On-Die Termination signals (ODT[1:0]). The JEDEC DDR-II
SDRAM Specification, September 2002, states that ODT must be driven one cycle prior to the write
command, but the MCU does not meet this timing.
CAS latency of 3 is not supported in the 80331, therefore minimal performance impact as
compared to CAS latency of 4.
Use CAS latency = 4 or do not use ODT feature.
No Fix. Not to be fixed. See the
Upper PCI signals on Secondary PCI bus are not driven low during reset
PCI requires the central resource to provide valid logic states on AD[63:32], C/BE[7:4]# and PAR64
during reset, and that they may only be driven to zero. The S_AD[63:32], S_C/BE[7:4]#, S_PAR64
on the secondary PCI bus are not driven to zero during secondary bridge PCI-X initialization; instead,
these pins are tri-stated, “Z”. This is not a violation of the PCI Local Bus Specification, Revision 2.3.
Some PCI targets may not operate correctly, when they require these signals to be zero during reset.
No workaround.
Fixed. Fixed in B-0 stepping. See the
Memory Controller Unit does not properly support 32-bit memory
configurations
The memory controller unit (MCU) incorrectly stores the row address used in the page miss/page
hit look up table. The result of this can cause the MCU to incorrectly determine a page hit or miss.
When this occurs, it causes aliasing to an incorrect row of DDR SDRAM.
32-bit memory cannot be used with A-1 stepping.
No workaround. Use a 64-bit memory subsystem.
Fixed. Fixed in B-0 stepping. See the
Legacy Power Fail Mechanism does not work
For previous I/O processor generations, an external clock was required to maintain the incoming
PCI clock (P_CLK) long enough for the power fail sequence to be sent to the memory. This is what
is referred to as ‘legacy power fail’. The internal control circuit that enables the legacy power fail
method is broken.
Legacy power fail cannot be used.
For 80331, a new feature was added which keeps internal clocks running on power fail.
No Fix. Not to be fixed. See the
Table , “Summary Table of Changes” on page
Table , “Summary Table of Changes” on page
Table , “Summary Table of Changes” on page
Table , “Summary Table of Changes” on page
Intel
®
80331 I/O Processor
9.
9.
Non-Core Errata
9.
9.
19

Related parts for NQ80331M667 S L824