DSPB56362AG120 Freescale Semiconductor, DSPB56362AG120 Datasheet - Page 22

IC DSP 24BIT AUD 120MHZ 144-LQFP

DSPB56362AG120

Manufacturer Part Number
DSPB56362AG120
Description
IC DSP 24BIT AUD 120MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
Symphony™r
Type
Audio Processorr
Datasheet

Specifications of DSPB56362AG120

Interface
Host Interface, I²C, SAI, SPI
Clock Rate
120MHz
Non-volatile Memory
ROM (126 kB)
On-chip Ram
42kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
Device Core Size
24b
Architecture
Modified Harvard
Format
Fixed Point
Clock Freq (max)
120MHz
Mips
120
Device Input Clock Speed
120MHz
Ram Size
42KB
Program Memory Size
90KB
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3.14V
Operating Supply Voltage (max)
3.46V
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Product
DSPs
Data Bus Width
24 bit
Processor Series
DSP563xx
Core
56000
Numeric And Arithmetic Format
Fixed-Point
Instruction Set Architecture
Modified Harvard
Device Million Instructions Per Second
120 MIPS
Maximum Clock Frequency
120 MHz
Program Memory Type
Flash
Data Ram Size
42 KB
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Interface Type
SPI, I2C, ESAI, SHI
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPB56362AG120
Manufacturer:
FSC
Quantity:
12 000
Part Number:
DSPB56362AG120
Manufacturer:
FREESCA
Quantity:
273
Part Number:
DSPB56362AG120
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
DSPB56362AG120
Manufacturer:
FREESCALE/PBF
Quantity:
45
Part Number:
DSPB56362AG120
Manufacturer:
N/A
Quantity:
20 000
Enhanced Serial Audio Interface
2.9
2-16
Signal
Name
HCKR
HCKT
PC2
PC5
FSR
PC1
Enhanced Serial Audio Interface
Input, Output, or
Input, Output, or
Input, Output, or
Input or Output
Input or Output
Input or Output
Disconnected
Disconnected
Disconnected
Signal Type
Table 2-11 Enhanced Serial Audio Interface Signals
State during Reset
GPIO Disconnected High Frequency Clock for Receiver—When programmed as an
GPIO Disconnected High Frequency Clock for Transmitter—When programmed as an
GPIO Disconnected Frame Sync for Receiver—This is the receiver frame sync
DSP56362 Technical Data, Rev. 4
input, this signal provides a high frequency clock source for the ESAI
receiver as an alternate to the DSP core clock. When programmed as
an output, this signal can serve as a high-frequency sample clock
(e.g., for external digital to analog converters [DACs]) or as an
additional system clock.
Port C 2—When the ESAI is configured as GPIO, this signal is
individually programmable as input, output, or internally disconnected.
The default state after reset is GPIO disconnected.
This input is 5 V tolerant.
input, this signal provides a high frequency clock source for the ESAI
transmitter as an alternate to the DSP core clock. When programmed
as an output, this signal can serve as a high frequency sample clock
(e.g., for external DACs) or as an additional system clock.
Port C 5—When the ESAI is configured as GPIO, this signal is
individually programmable as input, output, or internally disconnected.
The default state after reset is GPIO disconnected.
This input is 5 V tolerant.
input/output signal. In the asynchronous mode (SYN=0), the FSR pin
operates as the frame sync input or output used by all the enabled
receivers. In the synchronous mode (SYN=1), it operates as either the
serial flag 1 pin (TEBE=0), or as the transmitter external buffer enable
control (TEBE=1, RFSD=1).
When this pin is configured as serial flag pin, its direction is
determined by the RFSD bit in the RCCR register. When configured
as the output flag OF1, this pin will reflect the value of the OF1 bit in
the SAICR register, and the data in the OF1 bit will show up at the pin
synchronized to the frame sync in normal mode or the slot in network
mode. When configured as the input flag IF1, the data value at the pin
will be stored in the IF1 bit in the SAISR register, synchronized by the
frame sync in normal mode or the slot in network mode.
Port C 1—When the ESAI is configured as GPIO, this signal is
individually programmable as input, output, or internally disconnected.
The default state after reset is GPIO disconnected.
This input is 5 V tolerant.
Signal Description
Freescale Semiconductor

Related parts for DSPB56362AG120