MC9S12C128VFU Freescale Semiconductor, MC9S12C128VFU Datasheet - Page 133

MC9S12C128VFU

Manufacturer Part Number
MC9S12C128VFU
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC9S12C128VFU

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
25MHz
Interface Type
CAN/SCI/SPI
Program Memory Type
Flash
Program Memory Size
128KB
Total Internal Ram Size
4KB
# I/os (max)
60
Number Of Timers - General Purpose
8
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/2.97V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
80
Package Type
PQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12C128VFUE
Manufacturer:
Freescale
Quantity:
38 000
Part Number:
MC9S12C128VFUE
Manufacturer:
FREESCALE
Quantity:
2 100
Part Number:
MC9S12C128VFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12C128VFUE
Manufacturer:
FREESCALE
Quantity:
2 100
Detailed descriptions of these pins can be found in the device overview chapter.
4.3
A summary of the registers associated with the MEBI sub-block is shown in
descriptions of the registers and bits are given in the subsections that follow. On most chips the registers
are mappable. Therefore, the upper bits may not be all 0s as shown in the table and descriptions.
Freescale Semiconductor
PE4/ECLK
PE3/LSTRB/ TAGLO
PE2/R/W
PE1/IRQ
PE0/XIRQ
PK7/ECS
PK6/XCS
PK5/X19
thru
PK0/X14
Pin Name
Memory Map and Register Definition
Table 4-1. External System Pins Associated With MEBI (continued)
PE4
ECLK
PE3
LSTRB
SZ8
TAGLO
PE2
R/W
PE1
IRQ
PE0
XIRQ
PK7
ECS
PK6
XCS
PK5–PK0
X19–X14
Pin Functions
MC9S12C-Family / MC9S12GC-Family
General-purpose I/O pin, see PORTE and DDRE registers.
Bus timing reference clock, can operate as a free-running clock at the system
clock rate or to produce one low-high clock per visible access, with the high
period stretched for slow accesses. ECLK is controlled by the NECLK bit in
PEAR, the IVIS bit in MODE, and the ESTR bit in EBICTL.
General-purpose I/O pin, see PORTE and DDRE registers.
Low strobe bar, 0 indicates valid data on D7–D0.
In special peripheral mode, this pin is an input indicating the size of the data
transfer (0 = 16-bit; 1 = 8-bit).
In expanded wide mode or emulation narrow modes, when instruction tagging
is on and low strobe is enabled, a 0 at the falling edge of E tags the low half of
the instruction word being read into the instruction queue.
General-purpose I/O pin, see PORTE and DDRE registers.
Read/write, indicates the direction of internal data transfers. This is an output
except in special peripheral mode where it is an input.
General-purpose input-only pin, can be read even if IRQ enabled.
Maskable interrupt request, can be level sensitive or edge sensitive.
General-purpose input-only pin.
Non-maskable interrupt input.
General-purpose I/O pin, see PORTK and DDRK registers.
Emulation chip select
General-purpose I/O pin, see PORTK and DDRK registers.
External data chip select
General-purpose I/O pins, see PORTK and DDRK registers.
Memory expansion addresses
Rev 01.24
Chapter 4 Multiplexed External Bus Interface (MEBIV3)
Description
Table
4-2. Detailed
133

Related parts for MC9S12C128VFU