MC9S12C128VFU Freescale Semiconductor, MC9S12C128VFU Datasheet - Page 283

MC9S12C128VFU

Manufacturer Part Number
MC9S12C128VFU
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC9S12C128VFU

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
25MHz
Interface Type
CAN/SCI/SPI
Program Memory Type
Flash
Program Memory Size
128KB
Total Internal Ram Size
4KB
# I/os (max)
60
Number Of Timers - General Purpose
8
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/2.97V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
80
Package Type
PQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12C128VFUE
Manufacturer:
Freescale
Quantity:
38 000
Part Number:
MC9S12C128VFUE
Manufacturer:
FREESCALE
Quantity:
2 100
Part Number:
MC9S12C128VFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12C128VFUE
Manufacturer:
FREESCALE
Quantity:
2 100
Definition.” All reset sources are listed in
vector addresses and priorities.
The reset sequence is initiated by any of the following events:
Upon detection of any reset event, an internal circuit drives the RESET pin low for 128 SYSCLK cycles
(see
However, the internal reset circuit of the CRGV4 cannot sequence out of current reset condition without a
running SYSCLK. The number of 128 SYSCLK cycles might be increased by n = 3 to 6 additional
SYSCLK cycles depending on the internal synchronization latency. After 128+n SYSCLK cycles the
RESET pin is released. The reset generator of the CRGV4 waits for additional 64 SYSCLK cycles and
then samples the RESET pin to determine the originating source.
fetched.
Freescale Semiconductor
Figure
Low level is detected at the RESET pin (external reset).
Power on is detected.
Low voltage is detected.
COP watchdog times out.
Clock monitor failure is detected and self-clock mode was disabled (SCME = 0).
9-25). Because entry into reset is asynchronous it does not require a running SYSCLK.
External circuitry connected to the RESET pin should not include a large
capacitance that would interfere with the ability of this signal to rise to a
valid logic 1 within 64 SYSCLK cycles after the low drive is released.
Sampled RESET Pin
(64 Cycles After
Release)
1
1
1
0
COP Watchdog Reset
Clock Monitor Reset
Low Voltage Reset
Power-on Reset
External Reset
Reset Source
Table 9-14. Reset Vector Selection
MC9S12C-Family / MC9S12GC-Family
Reset Pending
Clock Monitor
Table 9-13. Reset Summary
Table
X
0
1
0
9-13. Refer to the device overview chapter for related
Rev 01.24
NOTE
PLLCTL (CME=1, SCME=0)
COPCTL (CR[2:0] nonzero)
Chapter 9 Clocks and Reset Generator (CRGV4) Block Description
COP Reset
Pending
Local Enable
X
X
0
1
None
None
None
POR / LVR / External Reset
Clock Monitor Reset
COP Reset
POR / LVR / External Reset
with rise of RESET pin
Table 9-14
Vector Fetch
shows which vector will be
283

Related parts for MC9S12C128VFU