XC68HC08KH12 Motorola, XC68HC08KH12 Datasheet - Page 80

no-image

XC68HC08KH12

Manufacturer Part Number
XC68HC08KH12
Description
MICROCONTROLLER
Manufacturer
Motorola
Datasheet
System Integration Module (SIM)
7.7.1 Wait Mode
Advance Information
80
below. Both STOP and WAIT clear the interrupt mask (I) in the condition
code register, allowing interrupts to occur.
In wait mode, the CPU clocks are inactive while the peripheral clocks
continue to run.
A module that is active during wait mode can wake up the CPU with an
interrupt if the interrupt is enabled. Stacking for the interrupt begins one
cycle after the WAIT instruction during which the interrupt occurred. In
wait mode, the CPU clocks are inactive. Refer to the wait mode
subsection of each module to see if the module is active or inactive in
wait mode. Some modules can be programmed to be active in wait
mode.
Wait mode can also be exited by a reset or break. A break interrupt
during wait mode sets the SIM break stop/wait bit, SBSW, in the break
status register (BSR). If the COP disable bit, COPD, in the mask option
register is logic zero, then the computer operating properly module
(COP) is enabled and remains active in wait mode.
Figure 7-16
IDB
IAB
NOTE: Previous data can be operand data or the WAIT opcode, depending on the
R/W
System Integration Module (SIM)
WAIT ADDR
last instruction.
and
Figure 7-15. Wait Mode Entry Timing
Figure 7-15
PREVIOUS DATA
Figure 7-17
WAIT ADDR + 1
shows the timing for wait mode entry.
show the timing for WAIT recovery.
NEXT OPCODE
SAME
MC68HC(7)08KH12
SAME
SAME
SAME
MOTOROLA
Rev. 1.0

Related parts for XC68HC08KH12