RG82845 S L5YQ Intel, RG82845 S L5YQ Datasheet - Page 36

no-image

RG82845 S L5YQ

Manufacturer Part Number
RG82845 S L5YQ
Description
Manufacturer
Intel
Datasheet

Specifications of RG82845 S L5YQ

Lead Free Status / RoHS Status
Not Compliant
Register Description
3.3.2
3.4
36
Table 7. Memory-mapped Register Address Map
Note: All accesses to these memory-mapped registers must be made as a single DWord (4 bytes) or less.
CONF_DATA—Configuration Data Register
I/O Address:
Default Value:
Access:
Size:
CONF_DATA is a 32 bit read/write window into configuration space. The portion of
configuration space that is referenced by CONF_DATA is determined by the contents of
CONF_ADDR.
Memory-Mapped Register Space
All system memory control functions have been consolidated into a new memory-mapped address
region within Device 0, Function 0. This space will be accessed using a new Base Address register
(BAR) located at Device 0, Function 0 (address offset 14h). By default this BAR is invisible
(i.e., read-only as 0s).
Access must be aligned on a natural boundary.
The high-level address map for the memory-mapped registers is shown in Table 7.
020h–02Bh
2Ch
02Dh–02Fh
030h–034h
040h–0DFh
140h–1DFh
Memory Address Offset
31:0
Bit
Configuration Data Window (CDW). If bit 31 of the CONF_ADDR register is 1, any I/O access
to the CONF_DATA register will be mapped to configuration space using the contents of
CONF_ADDR.
Reserved
DRAM Width Register
Reserved
Strength Registers
Reserved
Reserved
Register Group
0CFCh
00000000h
R/W
32 bits
Descriptions
Intel
®
82845 MCH for SDR Datasheet
R

Related parts for RG82845 S L5YQ