RG82845 S L5YQ Intel, RG82845 S L5YQ Datasheet - Page 56
RG82845 S L5YQ
Manufacturer Part Number
RG82845 S L5YQ
Description
Manufacturer
Intel
Datasheet
1.RG82845_S_L5YQ.pdf
(148 pages)
Specifications of RG82845 S L5YQ
Lead Free Status / RoHS Status
Not Compliant
- Current page: 56 of 148
- Download datasheet (2Mb)
Register Description
3.5.18
56
DRC—DRAM Controller Mode Register (Device 0)
Offset:
Default:
Access:
Size:
31:30
27:24
23:22
21:20
19:11
10:8
Bit
29
28
7
Revision Number (REV)—R/W. Reflects the revision number of the format used for SDRAM
register definition. Currently, this field must be 00, since this revision (rev 00) is the only existing
version of the specification.
Initialization Complete (IC)—R/W. This bit is used for communication of software state
between the memory controller and the BIOS. BIOS sets this bit to 1 after initialization of the
DRAM memory array is complete.
Dynamic Powerdown Mode Enable—R/W. When set, the system memory controller will put a
pair of rows into powerdown mode when all banks are pre-charged (closed). Once a bank is
accessed, the relevant pair of rows is taken out of powerdown mode.
The entry into powerdown mode is performed by de-activation of CKE. The exit is performed by
activation of CKE.
0 = Disable. System memory powerdown disabled
1 = Enable. System memory powerdown enabled
Note: Dynamic powerdown is a mobile only feature and not supported on desktop applications.
Active SDRAM Rows—R/W. Implementations may use this field to limit the maximum number
of SDRAM rows that may be active at once.
0000 = All rows allowed to be in the active state
Reserved.
DRAM Data Integrity Mode (DDIM)—R/W. These bits select the system memory data integrity
mode.
00 = Non-ECC mode
10 = Error checking with correction
Other = Reserved
Reserved.
Refresh Mode Select (RMS)—R/W. This field determines whether refresh is enabled and, if
so, at what rate refreshes will be executed.
000 = Reserved
001 = Refresh enabled. Refresh interval 15.6 us
010 = Refresh enabled. Refresh interval 7.8 us
011 = Refresh enabled. Refresh interval 64 us
111 = Refresh enabled. Refresh interval 64 clocks (fast refresh mode)
Other = Reserved
Reserved.
Others = Reserved.
7C–7Fh
00000000h
R/W, RO
32 bits
Description
Intel
®
82845 MCH for SDR Datasheet
R
Related parts for RG82845 S L5YQ
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Manufacturer:
Intel
Datasheet:
Part Number:
Description:
Manufacturer:
Intel
Datasheet:
Part Number:
Description:
Microprocessor: Intel Celeron M Processor 320 and Ultra Low Voltage Intel Celeron M Processor at 600MHz
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 82550 Fast Ethernet Multifunction PCI/CardBus Controller
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 64 Mbit. Access speed 150 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 100 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
DA28F640J5A-1505 Volt Intel StrataFlash Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 6300ESB I/O Controller Hub
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel 82801DB I/O Controller Hub (ICH4), Pb-Free SLI
Manufacturer:
Intel Corporation
Datasheet: