D13007VX13V Renesas Electronics America, D13007VX13V Datasheet - Page 423

MCU 3V 0K 100-TQFP

D13007VX13V

Manufacturer Part Number
D13007VX13V
Description
MCU 3V 0K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheets

Specifications of D13007VX13V

Core Processor
H8/300H
Core Size
16-Bit
Speed
13MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
35
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
11.2
11.2.1
PADDR is an 8-bit write-only register that selects input or output for each pin in port A.
Bit
Initial value
Read/Write
Port A is multiplexed with pins TP
be set to 1. For further information about PADDR, see section 8.7, Port A.
11.2.2
PADR is an 8-bit readable/writable register that stores TPC output data for groups 0 and 1, when
these TPC output groups are used.
Bit
Initial value
Read/Write
Note:
For further information about PADR, see section 8.7, Port A.
*
Bits selected for TPC output by NDERA settings become read-only bits.
Register Descriptions
Port A Data Direction Register (PADDR)
Port A Data Register (PADR)
PA DDR
R/(W)
PA
7
W
0
7
0
7
7
*
PA DDR
R/(W)
PA
6
W
0
6
0
6
6
*
7
PA DDR
to TP
R/(W)
PA
5
W
0
5
0
5
5
0
. Bits corresponding to pins used for TPC output must
*
Port A data direction 7 to 0
These bits select input or
output for port A pins
Port A data 7 to 0
These bits store output data
for TPC output groups 0 and 1
PA DDR
R/(W)
11. Programmable Timing Pattern Controller (TPC)
PA
4
W
0
4
0
4
4
*
PA DDR
R/(W)
Rev.5.00 Sep. 12, 2007 Page 393 of 764
PA
3
W
0
3
0
3
3
*
PA DDR
R/(W)
PA
2
W
0
2
0
2
2
*
PA DDR
R/(W)
PA
1
W
0
1
0
1
REJ09B0396-0500
1
*
PA DDR
R/(W)
PA
0
W
0
0
0
0
0
*

Related parts for D13007VX13V