UPD70F3737GC-UEU-AX Renesas Electronics America, UPD70F3737GC-UEU-AX Datasheet - Page 560

no-image

UPD70F3737GC-UEU-AX

Manufacturer Part Number
UPD70F3737GC-UEU-AX
Description
MCU 32BIT V850ES/JX3-L 100-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Lr
Datasheet

Specifications of UPD70F3737GC-UEU-AX

Package / Case
*
Voltage - Supply (vcc/vdd)
2.2 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Speed
20MHz
Number Of I /o
84
Core Processor
RISC
Program Memory Type
FLASH
Ram Size
8K x 8
Program Memory Size
128KB (128K x 8)
Data Converters
A/D 12x10b, D/A 2x8b
Oscillator Type
Internal
Peripherals
DMA, LVD, PWM, WDT
Connectivity
CSI, EBI/EMI, I²C, UART/USART
Core Size
32-Bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3737GC-UEU-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
560
After reset: 00H
(n = 0 to 2)
IICCn
Notes 1. The IICSn register, IICFn.STCFn and IICFn.IICBSYn bits, and IICCLn.CLDn and IICCLn.DADn
Caution If the I
Remark
Be sure to set this bit to 1 when the SCL0n and SDA0n lines are high level.
Condition for clearing (IICEn bit = 0)
• Cleared by instruction
• After reset
The standby mode following exit from communications remains in effect until the following communication entry
conditions are met.
• After a stop condition is detected, restart is in master mode.
• An address match occurs or an extension code is received after the start condition.
Condition for clearing (LRELn bit = 0)
• Automatically cleared after execution
• After reset
Condition for clearing (WRELn bit = 0)
• Automatically cleared after execution
• After reset
WRELn
LRELn
IICEn
IICEn
<7>
0
1
0
1
0
1
2. This flag’s signal is invalid when the IICEn bit = 0.
Note 2
Note 2
SDA0n line is low level, the start condition is detected immediately. To avoid this, after
enabling the I
instruction.
bits are reset.
The LRELn and WRELn bits are 0 when read after the data has been set.
Operation stopped. IICSn register reset
Operation enabled.
R/W
LRELn
Wait state not canceled
Wait state canceled. This setting is automatically cleared after wait state is canceled.
Normal operation
This exits from the current communication operation and sets standby mode. This setting is
automatically cleared after being executed. Its uses include cases in which a locally irrelevant
extension code has been received.
The SCL0n and SDA0n lines are set to high impedance.
The STTn and SPTn bits and the MSTSn, EXCn, COIn, TRCn, ACKDn, and STDn bits of the IICSn
register are cleared.
<6>
2
Cn operation is enabled (IICEn bit = 1) when the SCL0n line is high level and the
WRELn
2
<5>
Cn operation, immediately set the LRELn bit to 1 with a bit manipulation
Address: IICC0 FFFFFD82H, IICC1 FFFFFD92H, IICC2 FFFFFDA2H
Preliminary User’s Manual U18953EJ1V0UD
SPIEn
CHAPTER 17 I
<4>
Specification of I
Wait state cancellation control
WTIMn
Exit from communications
Note 1
<3>
. Internal operation stopped.
2
C BUS
2
Cn operation enable/disable
Condition for setting (IICEn bit = 1)
• Set by instruction
Condition for setting (LRELn bit = 1)
• Set by instruction
Condition for setting (WRELn bit = 1)
• Set by instruction
ACKEn
<2>
STTn
<1>
SPTn
<0>
(1/4)

Related parts for UPD70F3737GC-UEU-AX