SPAKDSP303AG100 Freescale Semiconductor, SPAKDSP303AG100 Datasheet - Page 73

no-image

SPAKDSP303AG100

Manufacturer Part Number
SPAKDSP303AG100
Description
IC DSP 24BIT 100MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
DSP563xxr
Type
Fixed Pointr
Datasheets

Specifications of SPAKDSP303AG100

Interface
Host Interface, SSI, SCI
Clock Rate
100MHz
Non-volatile Memory
ROM (576 B)
On-chip Ram
24kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
Device Core Size
24b
Clock Freq (max)
100MHz
Mips
100
Device Input Clock Speed
100MHz
Ram Size
24KB
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SPAKDSP303AG100
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
4.4 Configuring Interrupts
DSP56303 interrupt handling, like that for all DSP56300 family members, is optimized for DSP
applications. Refer to the sections describing interrupts in Chapter 2, Core Architecture
Overview, in the DSP56300 Family Manual. Two registers are programmed to configure the
interrupt characteristics:
The interrupt table resides in the 256 locations of program memory to which the PCU vector base
address (VBA) register points. These locations store the starting instructions of the interrupt
handler for each specified interrupt. The memory is programmed by the bootstrap program at
start-up.
4.4.1 Interrupt Priority Registers (IPRC and IPRP)
There are two interrupt priority registers in the DSP56303. The IPRC (Figure 4-3) is dedicated to
DSP56300 core interrupt sources, and IPRP (Figure 4-4) is dedicated to DSP56303 peripheral
interrupt sources.
Freescale Semiconductor
Interrupt Priority Register-Core (IPRC). Configure the priority levels for the core DMA
interrupts and the external interrupt lines as well as the interrupt line trigger modes.
Interrupt Priority Register-Peripherals (IPRP). Configure the priority levels for the
interrupts used with the internal peripheral devices
D5L1
IDL2
23
11
Figure 4-3. Interrupt Priority Register-Core (IPRC) (X:$FFFFFF)
D5L0
IDL1 IDL0
22
10
D4L1
21
9
D4L0
ICL2
20
8
ICL1
D3L1
19
7
DSP56303 User’s Manual, Rev. 2
ICL0
D3L0
18
6
D2L1
IBL2
17
5
D2L0
IBL1
16
4
D1L1
IBL0
15
3
D1L0
IAL2
14
2
D0L1
IAL1
13
1
D0L0
IAL0
12
0
DMA0 IPL
DMA1 IPL
DMA2 IPL
DMA3 IPL
DMA4 IPL
DMA5 IPL
IRQA IPL
IRQA mode
IRQB IPL
IRQB mode
IRQC IPL
IRQC mode
IRQD IPL
IRQD mode
Configuring Interrupts
4-15

Related parts for SPAKDSP303AG100