TMPM364F10FG Toshiba, TMPM364F10FG Datasheet - Page 690

no-image

TMPM364F10FG

Manufacturer Part Number
TMPM364F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM364F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
Host
Can
1
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
Y
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM364F10FG
Manufacturer:
Toshiba
Quantity:
10 000
Company:
Part Number:
TMPM364F10FG
Quantity:
6 000
21.3
BACKUP Mode Operation
(2)
(3)
Transition to BACKUP mode
Returning from backup mode (Releasing)
1. Setting modes and clearing release source of BACKUP mode
2. Transition to the BACKUP mode
1. Releasing source of BACKUP mode
2. Releasing operation by external RESET input
3. Releasing operation by releasing source of BACKUP mode
SLEEP mode.
tion" and "Warm reset operation".
ted register of R
TC if BACKUP mode is cleared by external reset input.
down block. Depending on the returned modes, high-speed oscillator and low-speed oscilla-
tor will start operation.
time, internal reset signal of power shut down block which returned from BACKUP mode
is continuing active level. Internal reset is cleared after warm up time has elapsed, and
then MCU returns to the preceding mode of BACKUP mode.
By the CGSTBYCR<STBY> register, set to the BACKUP STOP mode or BACKUP
Clear the interrupt which releases from BACKUP mode, then execute WFI instruction
Releasing source of BACKUP STOP and BACKUP SLEEP shown as below.
BACKUP releasing operation by external reset input is referred to "Cold reset opera-
Note that it is not guaranteed the contents of BACKUP RAM and clock / calendar rela-
If the event of releasing source are received, regulator starts to supply power to the shut
The warm up timer will starts when the oscillation becomes stable. During warm up
Precaution after BACKUP mode released
・ By reading CGRSTFLG register, it can be found which reset are occurred.
・ Make sure to perform the port A, B, C, D, E, F, G, H, K, O and P setting before releasing port
Precautions for the use of the BACKUP mode (about debug tool)
The communication with debug tool is disconnected, if MCU changes to the BACKUP mode. In
this case, it is necessary to reconnect to debug tool.
keep function by (CGSTBYCR<PTKEEP>="0").
BACKUP SLEEP
BACKUP STOP
BACKUP mode
External RESET input, INT0 to 4,8,E,F, INTKWUP (Static)
External RESET input, INT0 to 4,8,E,F, INTKWUP (Dynamic / Static),
INTRTC, INTCECRX, INTRMCRX0, INTRMCRX1
Page 664
Releasing source of BACKUP mode
TMPM364F10FG

Related parts for TMPM364F10FG