pnx1700 NXP Semiconductors, pnx1700 Datasheet - Page 250

no-image

pnx1700

Manufacturer Part Number
pnx1700
Description
Connected Media Processor
Manufacturer
NXP Semiconductors
Datasheet
Philips Semiconductors
Volume 1 of 1
Table 9: Registers Description
PNX17XX_SER_1
Preliminary data sheet
Bit
20:4
3
2:0
Offset 0x04 0054
31:4
3
2:0
Offset 0x04 0058
31:4
3
2:0
Offset 0x04 006C
This register must be initialized before any PCI cycles will be entertained. The boot loader is expected to load the values at
boot time. This register is a Write-once/Read-only register (R/W1).
31:16
15:0
Offset 0x04 0074
31:8
7:0
Offset 0x04 007C
31:24
23:16
15:8
7:0
Offset 0x04 0080
31:27
26
25
Symbol
Reserved
Prefetchable
Type
Base Address 14
Prefetchable
Type
Base Address 18
Prefetchable
Type
subsystem ID
subsystem vendor ID
Reserved
CAP_PTR
max_lat
min_gnt
interrupt pin
Interrupt Line
Reserved
d2_support
d1_support
Base Address 14 Image
Base Address 18 Image
Subsystem ID/Subsystem Vendor ID Write Port
Image of Configuration Reg 34
Image of Configuration Reg 3C
Image of Configuration Reg 40
Acces
s
R
R
R
R/W*
R
R
R/W*
R
R
R/W1
R/W1
R
R
R/W1
R/W1
R
R/W*
R
R
R
Value
0
cfg*
0
1BE00000
cfg*
0
1C00000 PCI configuration Base address for XIO.
cfg*
0
0
0
0
40
0x18
0x09
0x01
0x00
00000
cfg*
cfg*
Rev. 1 — 17 March 2006
Description
*Value is determined at boot time by pci_setup register.
Indicates type 0 memory space (locatable anywhere in 32-bit
address space).
PCI configuration Base address for MMIO.
This register affects the decode and routing of the bus controllers. It
should not be relied on as stable for 10 clocks after writing.
*This register is read/write if configuration management is enabled
(pci_setup[1]). If not enabled, it is read only.
*Value is determined at boot time by pci_setup register.
Indicates type 0 memory space (locatable anywhere in 32-bit
address space).
This register affects the decode and routing of the bus controllers. It
should not be relied on as stable for 10 clocks after writing.
*This register is read/write if configuration management is enabled
(pci_setup[1]). If not enabled, it is read only.
*Value is determined at boot time by pci_setup register.
Indicates PCI “type 0” memory space (locatable anywhere in 32-bit
address space).
This is the write port for the Subsystem ID (PCI config 2C).
This is the write port for the Subsystem Vendor ID (PCI config 2C).
Capabilities Pointer
Max Latency
Minimum Grant
Interrupt pin information
This register conveys interrupt line routing information.
*This register is read/write if configuration management is enabled
(pci_setup[1]). If not enabled, it is read only.
1 = Device supports D2 power management state.
*Value is determined by pci_setup register.
1 = Device supports D1 power management state.
*Value is determined by pci_setup register.
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Chapter 7: PCI-XIO Module
PNX17xx Series
7-29

Related parts for pnx1700