r4f2426 Renesas Electronics Corporation., r4f2426 Datasheet - Page 1064

no-image

r4f2426

Manufacturer Part Number
r4f2426
Description
16-bit Single-chip Microcomputer H8s Family / H8s/2400 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
r4f24268NVFQV
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
r4f24268NVFQV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
r4f24268NVRFQV
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
r4f24268NVRFQV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
r4f24268NVZFQV
Manufacturer:
REA
Quantity:
150
Part Number:
r4f24268NVZFQV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
r4f24269NVFQV
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
r4f24269NVFQV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 19 Synchronous Serial Communication Unit (SSU)
Rev. 1.00 Sep. 19, 2008 Page 1036 of 1270
REJ09B0466-0100
[3]
Note: Hatching boxes represent SSU internal operations.
[1]
[2]
No
Data transferred from SSTDR to SSTRSR
TDRE set to 1 to start transmission
Figure 19.17 Flowchart Example of Simultaneous Transmission/Reception
Clear TE and RE in SSER to 0
Write transmit data to SSTDR
Read receive data in SSRDR
TDRE automatically cleared
RDRF automatically cleared
End transmission/reception
Clear TEND in SSSR to 0
transmission/reception?
Read TEND in SSSR
Has the 1 bit transfer
Read TDRE in SSSR
Consecutive data
period elapsed?
Initial setting
Read SSSR
ORER = 1?
RDRF = 1?
TEND = 1?
TDRE = 1?
Yes
Start
Yes
No
Yes
Yes
(Clock Synchronous Communication Mode)
No
Yes
No
No
No
Yes
Error processing
[4]
[5]
[1] Initial setting:
[2] Check the SSU state and write transmit data:
[3] Check the SSU state:
[4] Receive error processing:
[5] Procedure for consecutive data transmission/reception:
Specify the transmit/receive data format.
Write transmit data to SSTDR after reading and
confirming that the TDRE bit in SSSR is 1. The TDRE bit
is automatically cleared to 0 and transmission is started
by writing data to SSTDR.
Read SSSR confirming that the RDRF bit is 1.
A change of the RDRF bit (from 0 to 1) can be notified
by RXI interrupt.
When a receive error occurs, execute the designated
error processing after reading the ORER bit in SSSR.
After that, clear the ORER bit to 0. While the ORER bit is
set to 1, transmission or reception is not resumed.
To continue serial data transmission/reception, confirm
that the TDRE bit is 1 meaning that SSTDR is ready to be
written to. After that, data can be written to SSTDR. The
TDRE bit is automatically cleared to 0 by writing data to
SSTDR.

Related parts for r4f2426