MT41J128M8 MDTIC [Micon Design Technology Corporation], MT41J128M8 Datasheet - Page 31

no-image

MT41J128M8

Manufacturer Part Number
MT41J128M8
Description
1Gb: x4, x8, x16 DDR3 SDRAM
Manufacturer
MDTIC [Micon Design Technology Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT41J128M8BY-0 MS:B
Manufacturer:
MICRON
Quantity:
4 000
Part Number:
MT41J128M8DA-15
Manufacturer:
SIEMENS
Quantity:
1
Part Number:
MT41J128M8HX-125:D
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
MT41J128M8HX-15E:D
Manufacturer:
MT
Quantity:
1 831
Part Number:
MT41J128M8HX-15E:D TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT41J128M8HX-187E
Manufacturer:
IDT
Quantity:
75
Part Number:
MT41J128M8HX-187E:D TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT41J128M8JP-107:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Company:
Part Number:
MT41J128M8JP-107:G
Quantity:
8 800
Part Number:
MT41J128M8JP-125:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT41J128M8JP-125:G
Manufacturer:
MICRON/美光
Quantity:
20 000
Company:
Part Number:
MT41J128M8JP-15 E
Quantity:
800
Part Number:
MT41J128M8JP-15E AIT:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Table 13:
PDF: 09005aef826aa906/Source: 09005aef82a357c3
1Gb_DDR3_D2.fm - Rev. D 8/1/08 EN
I
Timing example
CKE
External clock
t
t
t
t
t
t
CL
AL
CS#
Command inputs
Row/column addresses
Bank addresses
Data I/O
Output buffer DQ, DQS
ODT
Burst length
Active banks
Idle banks
Special notes
DD
CK
RC
RAS
RCD
RRD
RC
Test
I
DD
Measurement Conditions for I
Notes:
Address input A10 must be LOW at all times
HIGH between ACTIVATE and PRECHARGE
ACTIVATE and PRECHARGE commands;
One Bank ACTIVATE to PRECHARGE
Bank 0; ACTIVATE-to-PRECHARGE loop
1. For further definition of input switching, see Table 10 on page 29.
2. For further definition of data switching, see Table 11 on page 29.
Switching—the only exceptions are
Example of -25E I
Bank address is fixed (bank 0)
I
DD
A0DDDDDDDDDDDDDDP0
Row addresses switching;
0: Operating Current 0
Electrical Specifications – I
t
t
t
RAS (MIN) I
CK (MIN) I
RC (MIN) I
Switching
Disabled
All other
HIGH
n/a
n/a
n/a
n/a
n/a
Off
n/a
n/a
On
DD
DD
DD
DD
0 pattern:
DD
0 and I
31
DD
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Address input A10 must be LOW at all times
data is stable during falling DQS; I/O should
Bank 0; ACTIVATE-to-READ-to-PRECHARGE
every clock cycle, which means that read
ACTIVATE and PRECHARGE commands;
Read data: Output data switches after
HIGH between ACTIVATE, READ, and
Switching—the only exceptions are
DD
One Bank ACTIVATE to READ
be floating when no read data
Example of -25E I
Bank address is fixed (bank 0)
I
A0DDDDR0DDDDDDDDDP0
DD
Row addresses switching;
1Gb: x4, x8, x16 DDR3 SDRAM
Specifications and Conditions
1: Operating Current 1
Figure 14 on page 32
8 fixed (via MR0)
to PRECHARGE
t
t
t
RCD (MIN) I
t
RAS (MIN) I
PRECHARGE
CK (MIN) I
RC (MIN) I
Disabled
All other
CL I
HIGH
loop
Off
n/a
n/a
n/a
On
0
DD
DD
©2006 Micron Technology, Inc. All rights reserved.
DD
DD
DD
DD
1 pattern:
Notes
1
1
2

Related parts for MT41J128M8