UJA1061TW PHILIPS [NXP Semiconductors], UJA1061TW Datasheet - Page 29

no-image

UJA1061TW

Manufacturer Part Number
UJA1061TW
Description
Low speed CAN/LIN system basis chip
Manufacturer
PHILIPS [NXP Semiconductors]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UJA1061TW/3V0
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
UJA1061TW/5V0
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
UJA1061TW/5V0/C/T
Manufacturer:
NXP
Quantity:
8 000
Part Number:
UJA1061TW/5V0/C/T
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
UJA1061TW/5V0/C/T,518
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
UJA1061TW/5V0/CT
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Philips Semiconductors
6.11
In order to support multiple interrupt sources within a
system, pin INTN provides an open-drain output
configuration.
Whenever at least one bit is set within the interrupt register
this pin is forced LOW. Reading the interrupt register
clears all set bits. Only these bits are cleared as they have
definitely been read during that access.
The interrupt register will be cleared also during a system
reset (RSTN LOW).
6.12
The temperature of the UJA1061 chip is monitored as long
as the microcontroller voltage regulator V1 is active.
To avoid any unexpected shut-down of the application by
the UJA1061, the temperature protection will not switch off
any part of the UJA1061 or activate a defined system stop
of its own accord. A too-high temperature only generates
an interrupt to the microcontroller, if enabled, and the
corresponding status bit is set. The microcontroller can
now decide whether to switch off parts of the UJA1061 in
order to decrease the chip temperature.
2004 Mar 22
Low speed CAN/LIN system basis chip
Temperature protection
Interrupt output
sample
V
flip flop
V
active
WAKE
INTM
V
3
due to biasing (history)
signal already HIGH
t
su(CS)
= 256 s
t
w(CS)
= 384 s
t
on(CS)
approx. 70 %
Fig.12 Pin WAKE, cyclic sampling via V3.
= 16 or 32 ms
button pushed
29
6.13
The Serial Peripheral Interface (SPI) provides the
communication link with the microcontroller and supports
multi-slave and multi-master operation. The SPI is
configured for full duplex data transfer; while new control
data is shifted-in, status information is automatically
returned. All registers provide a read-only access option.
Thus all status bits can be read back by the application at
any time.
The SPI interface with a data rate up to 2 Mbit/s provides
four interface signals, including chip select (see Fig.13).
Any bit-sampling is performed with the falling clock edge
and the data is shifted with the rising clock edge.
All SPI interface signals are derived from V1 in order to
avoid problems with reversed supplies.
Most of the registers are only accessible (read and/or
write) during Normal mode or Standby mode. Some other
registers, needed for watchdog initialization and entering
special modes, are only accessible during the Start-up
and/or Restart mode.
button released
SPI interface
due to biasing (history)
signal remains LOW
Objective specification
UJA1061
mce633

Related parts for UJA1061TW