MC68HC908AP16CFA MOTOROLA [Motorola, Inc], MC68HC908AP16CFA Datasheet - Page 189

no-image

MC68HC908AP16CFA

Manufacturer Part Number
MC68HC908AP16CFA
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
11.4.4.1 Unbuffered PWM Signal Generation
MC68HC908AP Family — Rev. 2.5
MOTOROLA
The value in the TIM counter modulo registers and the selected
prescaler output determines the frequency of the PWM output. The
frequency of an 8-bit PWM signal is variable in 256 increments. Writing
$00FF (255) to the TIM counter modulo registers produces a PWM
period of 256 times the internal bus clock period if the prescaler select
value is $000. See
The value in the TIM channel registers determines the pulse width of the
PWM output. The pulse width of an 8-bit PWM signal is variable in 256
increments. Writing $0080 (128) to the TIM channel registers produces
a duty cycle of 128/256 or 50%.
Any output compare channel can generate unbuffered PWM pulses as
described in
unbuffered because changing the pulse width requires writing the new
pulse width value over the old value currently in the TIM channel
registers.
An unsynchronized write to the TIM channel registers to change a pulse
width value could cause incorrect operation for up to two PWM periods.
For example, writing a new value before the counter reaches the old
value but after the counter reaches the new value prevents any compare
during that PWM period. Also, using a TIM overflow interrupt routine to
write a new, smaller pulse width value may cause the compare to be
missed. The TIM may pass the new value before it is written.
TCHx
Freescale Semiconductor, Inc.
For More Information On This Product,
OVERFLOW
Go to: www.freescale.com
11.4.4 Pulse Width Modulation
Figure 11-3. PWM Period and Pulse Width
PULSE
WIDTH
PERIOD
11.9.1 TIM Status and Control
COMPARE
OUTPUT
OVERFLOW
COMPARE
OUTPUT
(PWM). The pulses are
OVERFLOW
Timer Interface Module (TIM)
Register.
Functional Description
Data Sheet
COMPARE
OUTPUT
189

Related parts for MC68HC908AP16CFA