HD6417020SX20IV Renesas Electronics America, HD6417020SX20IV Datasheet - Page 292

SH 1 CORE 32B MPU, 20MHZ/5V, 100

HD6417020SX20IV

Manufacturer Part Number
HD6417020SX20IV
Description
SH 1 CORE 32B MPU, 20MHZ/5V, 100
Manufacturer
Renesas Electronics America
Series
SuperH® SH7020r
Datasheet

Specifications of HD6417020SX20IV

Core Processor
SH-1
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
10.4.8
In the buffer mode, the buffer operation functions differ depending on whether the general
registers are set to output compare or input capture, the reset-synchronized PWM mode, or
complementary PWM mode. The buffer mode is a function of channels 3 and 4 only. Buffer
operations set this way function as follows.
GR is an Output Compare Register: The value of the buffer registers of a channel is transferred
to the GR when the channel experiences a compare match. This is illustrated in figure 10.45.
GR is an Input Capture Register: TCNT values are transferred to GR when input capture occurs
and the value previously stored in GR is transferred to BR. This operation is illustrated in figure
10.46.
274 RENESAS
Figure 10.44 Phase Differentials, Overlap and Pulse Width in the Phase Counting Mode
TCLKA
TCLKB
Buffer Mode
BR
differential
Phase
Figure 10.45 Compare Match Buffer Operation
Overlap
Compare match signal
differential
Phase
GR
Overlap
Phase differential, overlap: 1.5 cycles minimum
Pulse width: 2.5 cycles minimum
Pulse
width
Comparator
Pulse
width
TCNT

Related parts for HD6417020SX20IV