AT91SAM9G45-EKES Atmel, AT91SAM9G45-EKES Datasheet - Page 1202

KIT EVAL FOR AT91SAM9G45

AT91SAM9G45-EKES

Manufacturer Part Number
AT91SAM9G45-EKES
Description
KIT EVAL FOR AT91SAM9G45
Manufacturer
Atmel
Series
AT91SAM Smart ARMr
Type
MCUr

Specifications of AT91SAM9G45-EKES

Contents
Board
Processor To Be Evaluated
SAM9G45
Data Bus Width
32 bit
Interface Type
I2C, SPI, UART
Maximum Operating Temperature
+ 50 C
Minimum Operating Temperature
- 10 C
Operating Supply Voltage
1.8 V to 3.3 V
For Use With/related Products
AT91SAM9G45
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q4626953
1202
Doc. Rev
6438F
Doc. Rev
6438E
AT91SAM9G45
Comments
USART
- LIN Mode condition now shown in
Transmitter
Comments
Introduction:
“Two Three-channel 32-bit Timer/Counters” peripheral feature changed into
16-bit Timer/Counters”
ECC row added to
Typos corrected in
RNG --> TRNG (also in
Bus Matrix (MATRIX):
Figure 19-1 “DDR
1 row and 1 column added to
DDR/SDR SDRAM Controller (DDRSDRC):
“NO_OPTI” bit removed.
“DIS_ANTICIP_READ”
Electrical Characteristics:
Section 46.14 “DDRSDRC
Section 46.11 “Touch Screen ADC
Last sentence in the Note added.
SPI Master Mode figure titles reversed between
SPI Master and Slave Mode figure titles edited again, from
Figure 46-8 “SPI Slave Mode 1 and 2”
Table 46-2
Ethernet MAC 10/100 (EMAC):
Wake-on-LAN feature activated, including
“Wake-on-LAN
EMAC interrupt on Wake-on-LAN Event activated.
Peripheral DMA Controller (PDC):
Typos corrected in
Power Management Controller (PMC):
Section 25.11.13 “PMC Programmable Clock
Universal Synchronous Asynchronous Receiver Transmitter (USART):
Section 33. “Universal Synchronous Asynchronous Receiver Transmitter
‘DC Characteristics’, I
(USART)”.
Register”.
Table
Table
Figure 6-1 “AT91SAM9G45 Memory Mapping”
Multi-port”, and text above and below added.
.
description edited.
Figure 2-1
8-1: AC97 --> AC97C (also in
23-1: AC97 --> AC97C and TSDAC --> TSADCC
Timings”, list of
Table 19-3
SC
and
(TSADC)”, TTH (ns) formula edited.
Section 33. “Universal Synchronous Asynchronous Receiver
values changed.
Table
and
Section 35.4.12 “Wake-on-LAN Support”
Supported speed grade limitations updated.
Table
46-4)
Register”, CSS and SLCMCK fields edited.
Figure 46-5
19-4.
Table 23-1
Figure 46-5 “SPI Master Mode 1 and 2”
and
Figure
and
Table
46-6.
(USART)”, SPI feature added.
41-1), PWMC --> PWM,
“Two Three-channel
and
Section 35.6.26
to
6438F–ATARM–21-Jun-10
Change
Request
Ref.
6944
Change
Request
Ref.
6828
6842
RFO
6797
6871
6776
6800
RFO
6847
6872
6903
6836
6838
RFO
6844
6837

Related parts for AT91SAM9G45-EKES