MC56F8122VFAE Freescale Semiconductor, MC56F8122VFAE Datasheet - Page 14

IC DSP 16BIT 40MHZ 48-LQFP

MC56F8122VFAE

Manufacturer Part Number
MC56F8122VFAE
Description
IC DSP 16BIT 40MHZ 48-LQFP
Manufacturer
Freescale Semiconductor
Series
56F8xxxr
Datasheet

Specifications of MC56F8122VFAE

Core Processor
56800
Core Size
16-Bit
Speed
40MHz
Connectivity
SCI, SPI
Peripherals
POR, WDT
Number Of I /o
21
Program Memory Size
32KB (16K x 16)
Program Memory Type
FLASH
Ram Size
4K x 16
Voltage - Supply (vcc/vdd)
2.25 V ~ 3.6 V
Data Converters
A/D 6x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
48-LQFP
Data Bus Width
16 bit
Processor Series
MC56F81xx
Core
56800E
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
21
Data Ram Size
8 KB
Operating Supply Voltage
- 0.3 V to + 4 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Rom Size
8 KB
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC56F8122VFAE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
14
1. Byte accesses can only occur in the bottom half of the memory address space. The MSB of the address will be forced
pdb_m[15:0]
cdbw[15:0]
pab[20:0]
cdbr_m[31:0]
cdbw[31:0]
xab1[23:0]
xdb2_m[15:0]
xab2[23:0]
IPBus [15:0]
to 0.
Name
Program data bus for instruction word fetches or read operations.
Primary core data bus used for program memory writes. (Only these 16 bits of the cdbw[31:0] bus
are used for writes to program memory.)
Program memory address bus. Data is returned on pdb_m bus.
Primary core data bus for memory reads. Addressed via xab1 bus.
Primary core data bus for memory writes. Addressed via xab1 bus.
Primary data address bus. Capable of addressing bytes
on cdbw and returned on cdbr_m. Also used to access memory-mapped I/O.
Secondary data bus used for secondary data address bus xab2 in the dual memory reads.
Secondary data address bus used for the second of two simultaneous accesses. Capable of
addressing only words. Data is returned on xdb2_m.
Peripheral bus accesses all on-chip peripherals registers. This bus operates at the same clock rate
as the Primary Data Memory and therefore generates no delays when accessing the processor.
Write data is obtained from cdbw. Read data is provided to cdbr_m.
Primary Data Memory Interface Bus
Secondary Data Memory Interface
Table 1-2 Bus Signal Names
56F8322 Techncial Data, Rev. 16
Program Memory Interface
Peripheral Interface Bus
Function
1
, words, and long data types. Data is written
Freescale Semiconductor
Preliminary

Related parts for MC56F8122VFAE