XC56309VL100A Freescale Semiconductor, XC56309VL100A Datasheet - Page 148

IC DSP 24BIT 100MHZ 196-MAPBGA

XC56309VL100A

Manufacturer Part Number
XC56309VL100A
Description
IC DSP 24BIT 100MHZ 196-MAPBGA
Manufacturer
Freescale Semiconductor
Series
DSP563xxr
Type
Fixed Pointr
Datasheets

Specifications of XC56309VL100A

Interface
Host Interface, SSI, SCI
Clock Rate
100MHz
Non-volatile Memory
ROM (576 B)
On-chip Ram
24kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
196-MAPBGA
Device Core Size
24b
Format
Fixed Point
Clock Freq (max)
100MHz
Mips
100
Device Input Clock Speed
100MHz
Ram Size
102KB
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC56309VL100A
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
XC56309VL100AR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Enhanced Synchronous Serial Interface (ESSI)
7-16
Sync:
Async:
Sync:
Async:
RX Word
These signals are
identical in sync mode.
TX Word
TX 1, or
Flag0
RX clk
TX/RX clk
TX clk
Clock
Clock
F
SCn0
CORE
SCKn
Figure 7-4. ESSI Frame Sync Generator Functional Block Diagram
CRA(DC4–0)
CRA(DC4:0)
CRB(SCD0)
CRB(SCKD)
Figure 7-3. ESSI Clock Generator Functional Block Diagram
/1 to /32
CRB(FSL[1–0])
/1 to /32
Transmit
Receive
Control
Control
0
0
Logic
Logic
/2
CRB(FSR)
31
31
CRB(TE1)
TX 1
(Sync Mode)
Frame Sync
Frame Sync
Transmit
Receive
or
CRA(PSR)
(Opposite
from SSI)
SYN = 0
CRB(SYN) = 0
/1 or /8
Flag0 Out
CRB(OF0)
1
CRB(SYN) = 1
Sync-
Type
Sync
Type
DSP56309 User’s Manual, Rev. 1
0
SYN =
CRB(FSL1)
CRB(FSR)
(Sync Mode)
Internal Rx Frame Sync
SSISR(IF0)
Internal Bit Clock
SCD0 = 1
CRA(PM7:0)
Flag0 In
/1 to /256
CRB(SCD1) = 1
0
Internal TX Frame Sync
SCD1 =
SCD0 = 0
255
(Sync Mode)
SSISR(IF1)
Flag1 In
SYN = 0
SYN = 1
RCLOCK
TCLOCK
• F
• ESSI internal clock range:
• ‘n’ in signal name is ESSI # (0 or 1)
clock frequency.
min = F
max = F
CORE
SYN = 1
SYN = 0
CRB(TE2)
TX 2,
RX Shift Register
is the DSP56300 core internal
OSC
OSC
TX Shift Register
0
/8, /12, /16, /24,
0
CRA(WL2–0)
CRA(WL2–0)
/8, /12, /16, /24,
/4096
/4
1
1
(Sync Mode)
Flag1 Out,
CRB(OF1)
CRB(SCD1)
2
2
CRB(SCD2)
3 4,5
3 4,5
Freescale Semiconductor
or drive enb.
CRA(SSC1)
Sync:
Async:
TX 2 Flag1,
or drive enb.
RX F .S.
SCn1
SCn2
Sync:
Async:
TX/RX F.S.
TX F.S.
RX
Word
Clock
TX
Word
Clock

Related parts for XC56309VL100A