LPC47B272-MS SMSC, LPC47B272-MS Datasheet - Page 25

IC CTRLR SUPER I/O LPC 100-QFP

LPC47B272-MS

Manufacturer Part Number
LPC47B272-MS
Description
IC CTRLR SUPER I/O LPC 100-QFP
Manufacturer
SMSC
Datasheet

Specifications of LPC47B272-MS

Controller Type
I/O Controller
Interface
LPC
Voltage - Supply
3.3V
Current - Supply
15mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1019

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC47B272-MS
Manufacturer:
ADI
Quantity:
957
Part Number:
LPC47B272-MS
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LPC47B272-MS
Manufacturer:
SMSC
Quantity:
20 000
DIGITAL OUTPUT REGISTER (DOR)
Address 3F2 READ/WRITE
The DOR controls the drive select and motor enables of the disk interface outputs. It also contains the enable for
the DMA logic and a software reset bit. The contents of the DOR are unaffected by a software reset. The DOR can be
written to at any time.
BIT 0 and 1 DRIVE SELECT
These two bits are binary encoded for the drive selects, thereby allowing only one drive to be selected at one time.
BIT 2 nRESET
A logic "0" written to this bit resets the Floppy disk controller. This reset will remain active until a logic "1" is written to
this bit. This software reset does not affect the DSR and CCR registers, nor does it affect the other bits of the DOR
register. The minimum reset duration required is 100ns, therefore toggling this bit by consecutive writes to this register
is a valid method of issuing a software reset.
BIT 3 DMAEN
PC/AT and Model 30 Mode:
Writing this bit to logic "1" will enable the DMA and interrupt functions. This bit being a logic "0" will disable the DMA and
interrupt functions. This bit is a logic "0" after a reset and in these modes.
PS/2 Mode: In this mode the DMA and interrupt functions are always enabled. During a reset, this bit will be cleared to a
logic "0".
BIT 4 MOTOR ENABLE 0
This bit controls the MTR0 disk interface output. A logic "1" in this bit will cause the output pin to go active.
BIT 5 MOTOR ENABLE 1
This bit controls the MTR1 disk interface output. A logic "1" in this bit will cause the output pin to go active.
BIT 6 MOTOR ENABLE 2
The MTR2 disk interface output is not supported in the LPC47B27x.
BIT 7 MOTOR ENABLE 3
The MTR3 disk interface output is not supported in the LPC47B27x.
SMSC LPC47B27x
RESET
COND.
Bit 5
X
1
0
DIGITAL OUTPUT
MOT
EN3
Bit 4
REGISTER
7
0
X
1
0
Bit1
MOT
EN2
X
0
0
6
0
Table 4 - Internal 2 Drive Decode - Normal
Bit 0
DRIVE
0
1
X
MOT
EN1
0
1
5
0
DRIVE
DRIVE SELECT OUTPUTS
0
1
DATASHEET
nDS1
MOT
EN0
1
0
1
(ACTIVE LOW)
4
0
- 25 -
DMAEN nRESE
3
0
nDS0
DOR VALUE
DOR VALUE
0
1
1
1CH
2DH
1CH
2DH
2
T
0
MOTOR ON OUTPUTS
nMTR1
DRIVE
nBIT 5
nBIT 5
nBIT 5
SEL1
1
0
(ACTIVE LOW)
DRIVE
SEL0
0
0
Rev. 04-17-07
nMTR0
nBIT 4
nBIT 4
nBIT 4

Related parts for LPC47B272-MS