AT32UC3A1256AU Atmel Corporation, AT32UC3A1256AU Datasheet - Page 515

no-image

AT32UC3A1256AU

Manufacturer Part Number
AT32UC3A1256AU
Description
Manufacturer
Atmel Corporation

Specifications of AT32UC3A1256AU

Flash (kbytes)
256 Kbytes
Pin Count
100
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
# Of Touch Channels
32
Hardware Qtouch Acquisition
No
Max I/o Pins
69
Ext Interrupts
69
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
6
Twi (i2c)
1
Uart
4
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
384
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
16
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0-3.6 or (1.65-1.95+3.0-3.6)
Operating Voltage (vcc)
3.0-3.6 or (1.65-1.95+3.0-3.6)
Fpu
No
Mpu / Mmu
Yes / No
Timers
10
Output Compare Channels
16
Input Capture Channels
6
Pwm Channels
13
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A1256AU-AUR
Manufacturer:
Atmel
Quantity:
10 000
32058K AVR32-01/12
30.7.2.11.2 Control Write
Figure 30-15. Control Write
30.7.2.11.3 Control Read
Figure 30-16. Control Read
USB Bus
RXSTPI
RXOUTI
TXINI
Wr Enable
HOST
Wr Enable
CPU
USB Bus
RXSTPI
RXOUTI
TXINI
SETUP
SETUP
Figure 30-15
necessarily send a NAK on the first IN token:
Figure 30-16
neous write requests from the CPU and the USB host.
A NAK handshake is always generated on the first status stage command.
When the controller detects the status stage, all the data written by the CPU is lost and clearing
TXINI has no effect.
The firmware checks if the transmission or the reception is complete.
SETUP
HW
•the Received OUT Data interrupt (RXOUTI) which is raised when a new OUT packet is
•the Transmitted IN Data interrupt (TXINI) which is raised when the current bank is ready to
•if the firmware knows the exact number of descriptor bytes that must be read, it can then
•or it can read the bytes and wait for the NAKed IN interrupt (NAKINI) which tells that all the
SETUP
received and which shall be cleared by firmware to acknowledge the packet and to free the
bank;
accept a new IN packet and which shall be cleared by firmware to send the packet.
anticipate the status stage and send a zero-length packet after the next IN token;
bytes have been sent by the host and that the transaction is now in the status stage.
HW
SW
SW
SW
shows a control read transaction. The USB controller has to manage the simulta-
shows a control write transaction. During the status stage, the controller will not
IN
HW
OUT
HW
DATA
SW
SW
DATA
IN
OUT
HW
SW
OUT
NAK
NAK
IN
STATUS
STATUS
SW
OUT
HW
IN
AT32UC3A
SW
515

Related parts for AT32UC3A1256AU