TMP92xy26AXBG Toshiba, TMP92xy26AXBG Datasheet - Page 37

no-image

TMP92xy26AXBG

Manufacturer Part Number
TMP92xy26AXBG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy26AXBG

Package
FPGA228
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144/288
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
136
Power Supply Voltage(v)
3.0 to 3.6
Status of Received Interrupt
RESET
INTWDT
INT0 to 5 (Note1)
INTKEY
INTUSB
INT6 to 7(PORT) (Note1)
INT6 to 7(TMRB)
INTALM, INTRTC
INTTA0 to 7, INTTP0
INTTB00 to 01, INTTB10 to 11
INTRX,INTTX, INTSBI
INTI2S0 to 1, INTLCD,
INTAD, INTADHP
INTSPIRX,INTSPITX
INTRSC, INTRDY
INTDMA0 to 5
HALT mode
× : Cannot be used to release the halt mode.
− : The priority level (interrupt request level) of non-maskable interrupts is fixed to 7, the highest priority level. This
*1: Release of the HALT mode is executed after warm-up time has elapsed.
*2: 6 interrupts of all 24 INTUSB sources can release Halt state from IDLE1 mode, allowing for the construction of low
Note: When the Halt mode is cleared by an INT0 interrupt of the level mode in the interrupt enabled status, hold level
: After clearing the Halt mode, CPU starts interrupt processing.
: After clearing the Halt mode, CPU resumes executing starting from instruction following the HALT instruction.
combination is not available.
power dissipation systems. However, the method of use is limited as below.
• Shift to IDLE1 mode :
• Release from IDLE1 mode :
Execute Halt instruction when the flag of INT_SUS or INT_CLKSTOP is “1” ( SUSPEND state )
Release Halt state by INT_RESUME or INT_CLKON request (release SUSPEND request)
Release Halt state by INT_URST_STR or INT_URST_END request(RESET request)
Table 3.3.5 Source of Halt state clearance and Halt clearance operation
H until starting interrupt processing. If level L is set before holding level L, interrupt processing is correctly
started.
(interrupt level) ≥ (interrupt mask)
IDLE2
Interrupt Enabled
92CF26A-35
IDLE1
×
×
×
*2
Reset initializes the LSI
STOP
×
×
×
×
×
*1
*1
(interrupt level) < (interrupt mask)
IDLE2
×
×
Interrupt Disabled
IDLE1
×
×
*2
TMP92CF26A
2009-06-25
STOP
×
×
×
×
*1
*1

Related parts for TMP92xy26AXBG