S1D13704 Epson Electronics America, Inc., S1D13704 Datasheet - Page 364

no-image

S1D13704

Manufacturer Part Number
S1D13704
Description
LCD Controller
Manufacturer
Epson Electronics America, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S1D13704F00A100
Manufacturer:
EPSON
Quantity:
500
Part Number:
S1D13704F00A100
Manufacturer:
EPSON
Quantity:
1 000
Part Number:
S1D13704F00A200
Manufacturer:
EPSON
Quantity:
1 400
Part Number:
S1D13704F00A200
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Page 14
4.2 S1D13704 Hardware Configuration
4.3 MC68328 Chip Select Configuration
S1D13704
X26A-G-007-03
CNF0
CNF1
CNF2
CNF3
CNF4
CNF2
S1D13704
Pin Name
0
0
0
0
1
1
1
1
1
1
The S1D13704 uses CNF4 through CNF0 and BS# to allow selection of the bus mode and
other configuration data on the rising edge of RESET#. Refer to the S1D13704 Hardware
Functional Specification, document number X26A-A-001-xx for details.
The tables below show those configuration settings important to the MC68K #1 and
Generic #1 host bus interfaces.
The S1D13704 requires a 64K byte address space for the display buffer and its internal
registers. To accommodate this block size, it is preferable (but not required) to use one of
the chip selects from groups A or B. Virtually any chip select other than CSA0 or CSD3
would be suitable for the S1D13704 interface.
In the example interface, chip select CSB3 is used to control the S1D13704. A 64K byte
address space is used with the S1D13704 control registers mapped into the top 32 bytes of
the 64K byte block and the 40K bytes of display buffer mapped to the starting address of
the block. The chip select should have its RO (Read Only) bit set to 0, and the WAIT field
(Wait states) should be set to 111b to allow the S1D13704 to terminate bus cycles exter-
nally.
= configuration for MC68328 using Generic #1 host bus interface
= configuration for MC68328 using MC68K #1 host bus interface
See “Host Bus Selection” table below See “Host Bus Selection” table below
Little Endian
Active low LCDPWR signal
= configuration for MC68328 support
value on this pin at the rising edge of RESET# is used to configure: (1/0)
CNF1
0
0
1
1
0
0
1
1
1
1
Table 4-1: Summary of Power-On/Reset Options
Table 4-2: Host Bus Interface Selection
CNF0
0
0
1
0
1
0
1
0
0
1
1
BS#
X
X
X
X
X
X
0
1
0
1
Interfacing to the Motorola MC68328 ‘Dragonball’ Microprocessor
Big Endian
Active high LCDPWR signal
SH-4 interface
SH-3 interface
reserved
MC68K #1, 16-bit
reserved
MC68K #2, 16-bit
reserved
reserved
Generic #1, 16-bit
Generic #2, 16-bit
Host Bus Interface
1
Epson Research and Development
Vancouver Design Center
Issue Date: 01/02/12

Related parts for S1D13704