S1D13704 Epson Electronics America, Inc., S1D13704 Datasheet - Page 487

no-image

S1D13704

Manufacturer Part Number
S1D13704
Description
LCD Controller
Manufacturer
Epson Electronics America, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S1D13704F00A100
Manufacturer:
EPSON
Quantity:
500
Part Number:
S1D13704F00A100
Manufacturer:
EPSON
Quantity:
1 000
Part Number:
S1D13704F00A200
Manufacturer:
EPSON
Quantity:
1 400
Part Number:
S1D13704F00A200
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Epson Research and Development
Vancouver Design Center
4 8-Bit Processor to S1D13704 Interface
4.1 Hardware Description
Interfacing to an 8-bit Processor
Issue Date: 01/02/12
Figure 4-1: Typical Implementation of an 8-bit Processor to the S1D13704 Generic #2 Interface
Note:
When connecting the S1D13704 RESET# pin, the system designer should be aware of all
conditions that may reset the S1D13704 (e.g. CPU reset can be asserted during wake-up
from power-down modes, or during debug states).
The interface between the S1D13704 and an 8-bit processor requires minimal glue logic. A
decoder is used to generate the chip select for the S1D13704 based on where the S1D13704
is mapped into memory. Alternatively, if the processor supports a chip select module, it can
be programmed to generate a chip select for the S1D13704 without the need of an address
decoder.
An inverter inverts A0 to generate the Byte High Enable signal for the S1D13704. If the
8-bit host interface has an active high WAIT signal, it must be inverted as well.
In order to support an 8-bit microprocessor with a 16-bit peripheral, the low and high order
bytes of the data bus must be connected together. The following diagram shows a typical
implementation of an 8-bit processor to S1D13704 interface.
Generic 8-bit Bus
BUSCLK
A[15:0]
WAIT#
D[7:0]
WE#
RD#
A0
System RESET
Decoder
IO V
DD
BUSCLK
RESET#
BHE# (WE1#)
RD/WR#
S1D13704
WAIT#
DB[7:0]
DB[15:8]
RD#
BS#
AB[15:0]
CS#
WE0#
X26A-G-013-02
S1D13704
Page 11

Related parts for S1D13704