at85c51snd3 ATMEL Corporation, at85c51snd3 Datasheet - Page 76

no-image

at85c51snd3

Manufacturer Part Number
at85c51snd3
Description
At85c51snd3 Single-chip Digital Audio Decoder - Encoder With Usb 2.0 Interface
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
at85c51snd3B1-7FTUL
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
at85c51snd3B1-RTTUL
Manufacturer:
Atmel
Quantity:
10 000
Operation
Behavior during Idle and
Power-down Modes
76
AT85C51SND3B
After reset, the WDT is disabled. The WDT is enabled by writing the sequence 1Eh and
E1h into the WDTRST register. As soon as it is enabled, there is no way except the chip
reset to disable it. If it is not cleared using the previous sequence, the WDT overflows
and forces a chip reset. This overflow generates a low level 96 oscillator periods pulse
on the RST pin to globally reset the application (refer to Section “Watchdog Timer
Reset”, page 25).
The WDT time-out period can be adjusted using WTO2:0 bits located in the WDTPRG
register accordingly to the formula shown in Figure 44. In this formula, WTOval repre-
sents the decimal value of WTO2:0 bits. Table 88 reports the time-out period depending
on the WDT frequency.
Figure 44. WDT Time-Out Formula
Table 88. WDT Time-Out Computation
Notes:
Operation of the WDT during power reduction modes deserves special attention.
The WDT continues to count while the CPU core is in Idle mode. This means that you
must dedicate some internal or external hardware to service the WDT during Idle mode.
One approach is to use a peripheral Timer to generate an interrupt request when the
Timer overflows. The interrupt service routine then clears the WDT, reloads the periph-
eral Timer for the next service period and puts the CPU core back into Idle mode.
The Power-down mode stops all phase clocks. This causes the WDT to stop counting
and to hold its count. The WDT resumes counting from where it left off if the Power-
down mode is terminated by INT0, INT1 or keyboard interrupt. To ensure that the WDT
does not overflow shortly after exiting the Power-down mode, it is recommended to clear
the WDT just before entering Power-down mode.
The WDT is cleared and disabled if the Power-down mode is terminated by a reset.
WTO2 WTO1 WTO0
0
0
0
0
1
1
1
1
1. These frequencies are achieved in X1 mode or in X2 mode when WTX2 = 1:
2. These frequencies are achieved in X2 mode when WTX2 = 0: F
0
0
1
1
0
0
1
1
F
WDT
0
1
0
1
0
1
0
1
= F
OSC
6 MHz
131.07
262.14
524.29
16.38
32.77
65.54
1049
2097
÷ 2.
(1)
8 MHz
WDT
196.56
786.24
12.28
24.57
49.14
98.28
393.1
1572
TO
(1)
=
10 MHz
6
157.29
314.57
629.15
19.66
39.32
78.64
1258
9.83
⋅ (
2
14
F
WDT
(1)
WDT
2
WTOval
TO
12 MHz
131.07
262.14
524.29
16.38
32.77
65.54
1049
8.19
(ms) / F
)
WDT
16 MHz
196.56
393.12
786.24
12.28
24.57
49.14
98.28
6.14
(2)
WDT
20 MHz
157.29
314.57
629.15
19.66
39.32
78.64
4.92
9.83
= F
7632D–MP3–01/07
OSC
(2)
.
24 MHz
131.07
262.14
524.29
16.36
32.77
65.54
8.19
4.1
(2)

Related parts for at85c51snd3