AT91RM9200-QU-002 Atmel, AT91RM9200-QU-002 Datasheet - Page 219

IC ARM9 MCU 208 PQFP

AT91RM9200-QU-002

Manufacturer Part Number
AT91RM9200-QU-002
Description
IC ARM9 MCU 208 PQFP
Manufacturer
Atmel
Series
AT91SAMr

Specifications of AT91RM9200-QU-002

Core Processor
ARM9
Core Size
16/32-Bit
Speed
180MHz
Connectivity
EBI/EMI, Ethernet, I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
POR
Number Of I /o
122
Program Memory Size
128KB (128K x 8)
Program Memory Type
ROM
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Processor Series
AT91Rx
Core
ARM7TDMI
Data Bus Width
32 bit
Data Ram Size
16 KB
Interface Type
2-Wire, EBI, I2S, SPI, UART, USART
Maximum Clock Frequency
180 MHz
Number Of Programmable I/os
122
Number Of Timers
10 bit
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JTRACE-ARM-2M, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
AT91SAM-ICE, AT91-ISP, AT91RM9200-EK
Minimum Operating Temperature
- 40 C
Eeprom Memory
0 Bytes
Input Output
122
Interface
EBI/EMI, UART/USART
Ios
122
Memory Type
ROM
Number Of Bits
32
Package Type
208-pin PQFP
Programmable Memory
128K Bytes
Timers
3-16-bit
Voltage, Range
1.65-1.95 V
Cpu Family
91R
Device Core
ARM920T
Device Core Size
32b
Frequency (max)
180MHz
Total Internal Ram Size
16KB
# I/os (max)
122
Number Of Timers - General Purpose
6
Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (max)
1.95/3.6V
Operating Supply Voltage (min)
1.65/3V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
208
For Use With
AT91SAM-ICE - EMULATOR FOR AT91 ARM7/ARM9
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91RM9200-QU-002
Manufacturer:
COSMO
Quantity:
12 000
Part Number:
AT91RM9200-QU-002
Manufacturer:
Atmel
Quantity:
1 680
Part Number:
AT91RM9200-QU-002
Manufacturer:
ATMEL
Quantity:
2 350
Part Number:
AT91RM9200-QU-002
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT91RM9200-QU-002
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Company:
Part Number:
AT91RM9200-QU-002
Quantity:
2 200
Part Number:
AT91RM9200-QU-002-CQ
Manufacturer:
Atmel
Quantity:
3
1768I–ATARM–09-Jul-09
The BFC performs only half-word write requests. Write requests for bytes or words are ignored
by the BFC.
For any access in the address space, the address is driven on the address bus while a pulse is
driven on the BFAVD signal (see
Burst Flash address is also driven on the data bus if the multiplexed data and address bus
options are enabled.
The Address Valid Latency (AVL) determines the length of the pulses as a number of Master
Clock cycles. The AVL field
as the Address Valid Latency minus 1. Waveforms in
on page 221
After a read access to the Burst Flash, it takes Output Enable Latency (OEL) cycles for the Burst
Flash device to release the data bus. The OEL field
on page 227.
trollers from using the Data Bus until it is released by the Burst Flash device.
In
inserted between the read and write accesses. The Burst Flash device must release the data
bus before the BFC can drive the address. As shown in
are not multiplexed, the write access can start as soon as the read access ends. In the same
way, the OEL has no impact when a read follows a write access.
Waveforms in
Burst Flash Controller Clock even though the BFCK pin is driven low in Asynchronous Mode.
The BFCC field
of the burst Flash speed and must also be programmed in Asynchronous Mode.
• For write access, the signal BFWE is asserted in the following BFCK clock cycle.
• For read access, the signal BFOE is asserted one cycle later. This additional cycle in read
• In read access, the access finishes with the rising edge of BFOE.
• In write access, data and address lines are released one half cycle after the rising edge of
Figure 20-4 on page 220
accesses has been inserted to switch the I/O pad direction so as to avoid conflict on the Burst
Flash data bus when address and data busses are multiplexed.
BFWE.
show the AVL field definition in read and write accesses.
gives the OEL expressed in BFCK Clock cycles. This prevents other memory con-
Figure 20-4 on page 220
See “Burst Flash Controller Mode Register” on page
(Figure 20-4 on page
(multiplexed address and data busses), one idle cycle (OEL = 1) is
See “Burst Flash Controller Mode Register” on page 227.
Figure 20-4 on page
below and
220).
Figure 20-5 on page 221
See “Burst Flash Controller Mode Register”
Figure 20-4 on page 220
220, and
Figure 20-5 on page
Figure 20-5 on page
227.is used as a measure
AT91RM9200
221, where busses
are related to the
and
Figure 20-5
221). The
is coded
219

Related parts for AT91RM9200-QU-002